Analysis of surface and substrate deep-trap effects on gate-lag phenomena in GaAs MESFETs

K. Horio, T. Yamada, A. Wakabayashi
{"title":"Analysis of surface and substrate deep-trap effects on gate-lag phenomena in GaAs MESFETs","authors":"K. Horio, T. Yamada, A. Wakabayashi","doi":"10.1109/GAASRW.1997.656142","DOIUrl":null,"url":null,"abstract":"The gate-lag in GaAs MESFETs is a phenomenon that the drain current shows slow transient when the gate voltage is changed abruptly. This is a serious problem in both digital and analog GaAs ICs, but its mechanism is not well clarified. The surface states are thought to be main causes of this phenomenon, and device structures which can reduce surface-state effects, such as a self-aligned structure and a recessed-gate structure, are adopted. But the gate-lag sometimes arises even in these structures. So, in this work, we have studied the gate-lag phenomena in these device structures by two-dimensional numerical simulation, and found that the gate-lag may not be completely suppressed in the recessed-gate structure. In addition, we have simulated the substrate deep-trap effects, and found that abnormal transient can arise when the off-state gate voltage is deeply negative.","PeriodicalId":271248,"journal":{"name":"1997 GaAs Reliability Workshop. Proceedings","volume":"7 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1997-10-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"1997 GaAs Reliability Workshop. Proceedings","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/GAASRW.1997.656142","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

The gate-lag in GaAs MESFETs is a phenomenon that the drain current shows slow transient when the gate voltage is changed abruptly. This is a serious problem in both digital and analog GaAs ICs, but its mechanism is not well clarified. The surface states are thought to be main causes of this phenomenon, and device structures which can reduce surface-state effects, such as a self-aligned structure and a recessed-gate structure, are adopted. But the gate-lag sometimes arises even in these structures. So, in this work, we have studied the gate-lag phenomena in these device structures by two-dimensional numerical simulation, and found that the gate-lag may not be completely suppressed in the recessed-gate structure. In addition, we have simulated the substrate deep-trap effects, and found that abnormal transient can arise when the off-state gate voltage is deeply negative.
GaAs mesfet中表面和衬底深阱效应对栅极滞后现象的影响分析
GaAs mesfet中的栅极滞后现象是栅极电压突然变化时漏极电流呈现缓慢瞬态的现象。这在数字和模拟GaAs集成电路中都是一个严重的问题,但其机制尚未很好地阐明。表面态被认为是造成这种现象的主要原因,因此采用了自对准结构和凹栅结构等能够减小表面态效应的器件结构。但门滞后有时甚至在这些结构中也会出现。因此,在这项工作中,我们通过二维数值模拟研究了这些器件结构中的门滞后现象,发现在凹栅结构中门滞后可能不会被完全抑制。此外,我们还模拟了衬底深阱效应,发现当离态栅极电压为深负时,会产生异常瞬态。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信