A 6-bit drift-resilient readout scheme for multi-level Phase-Change Memory

A. Athmanathan, M. Stanisavljevic, Junho Cheon, Seokjoon Kang, Changyong Ahn, Junghyuk Yoon, Min-Chul Shin, Taekseung Kim, N. Papandreou, H. Pozidis, E. Eleftheriou
{"title":"A 6-bit drift-resilient readout scheme for multi-level Phase-Change Memory","authors":"A. Athmanathan, M. Stanisavljevic, Junho Cheon, Seokjoon Kang, Changyong Ahn, Junghyuk Yoon, Min-Chul Shin, Taekseung Kim, N. Papandreou, H. Pozidis, E. Eleftheriou","doi":"10.1109/ASSCC.2014.7008879","DOIUrl":null,"url":null,"abstract":"Multiple-Level Cell (MLC) storage provides increased capacity and hence reduced cost-per-bit in memory technologies, thereby rendering such technologies suitable for big data applications. In Phase-Change Memory (PCM), however, MLC storage is seriously hampered by the phenomenon of resistance drift. We present a readout circuit for PCM specifically designed for drift resilience in MLC operation. Drift resilience is achieved through the use of specific non-resistance-based cell-state metrics which, in contrast to the traditional cell-state metric, i.e., the low-field electrical resistance, have built-in drift robustness. The circuit provides a fast and efficient implementation of drift-resilient metric, enabling, for the first time, the performance required by non volatile memory applications. In addition, by exploiting the non linear sub-threshold I-V characteristics of PCM cells, the readout architecture promises to increase the distinguishable signal range. The proposed read circuitry is designed and fabricated in 64-nm CMOS technology. Experimental results using an integrated test resistor array for readout circuit characterization are presented, demonstrating access time of 450 ns at 6-bit raw (5-bit effective) resolution. The circuit has low-noise characteristics and does not exhibit sensitivity to bit-line parasitics. The readout circuit is co-integrated with a 16 Mb 2x-nm PCM cell array and the necessary programming electronics.","PeriodicalId":161031,"journal":{"name":"2014 IEEE Asian Solid-State Circuits Conference (A-SSCC)","volume":"136 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 IEEE Asian Solid-State Circuits Conference (A-SSCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASSCC.2014.7008879","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 11

Abstract

Multiple-Level Cell (MLC) storage provides increased capacity and hence reduced cost-per-bit in memory technologies, thereby rendering such technologies suitable for big data applications. In Phase-Change Memory (PCM), however, MLC storage is seriously hampered by the phenomenon of resistance drift. We present a readout circuit for PCM specifically designed for drift resilience in MLC operation. Drift resilience is achieved through the use of specific non-resistance-based cell-state metrics which, in contrast to the traditional cell-state metric, i.e., the low-field electrical resistance, have built-in drift robustness. The circuit provides a fast and efficient implementation of drift-resilient metric, enabling, for the first time, the performance required by non volatile memory applications. In addition, by exploiting the non linear sub-threshold I-V characteristics of PCM cells, the readout architecture promises to increase the distinguishable signal range. The proposed read circuitry is designed and fabricated in 64-nm CMOS technology. Experimental results using an integrated test resistor array for readout circuit characterization are presented, demonstrating access time of 450 ns at 6-bit raw (5-bit effective) resolution. The circuit has low-noise characteristics and does not exhibit sensitivity to bit-line parasitics. The readout circuit is co-integrated with a 16 Mb 2x-nm PCM cell array and the necessary programming electronics.
一种用于多级相变存储器的6位抗漂移读出方案
多层单元(MLC)存储提供了更大的容量,从而降低了存储技术的每比特成本,从而使这些技术适用于大数据应用。然而,在相变存储器(PCM)中,电阻漂移现象严重阻碍了MLC存储。我们提出了一种专为MLC操作中的漂移弹性设计的PCM读出电路。漂移弹性是通过使用特定的非基于电阻的细胞状态指标来实现的,与传统的细胞状态指标(即低场电阻)相比,该指标具有内置的漂移鲁棒性。该电路提供了快速有效的漂移弹性度量实现,首次实现了非易失性存储器应用所需的性能。此外,通过利用PCM单元的非线性亚阈值I-V特性,读出架构有望增加可识别的信号范围。所提出的读电路采用64纳米CMOS技术设计和制造。使用集成测试电阻阵列进行读出电路表征的实验结果显示,在6位原始(5位有效)分辨率下,访问时间为450 ns。该电路具有低噪声特性,对位线寄生不敏感。读出电路与16 Mb 2x-nm PCM单元阵列和必要的编程电子器件协同集成。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信