{"title":"A 30ns-32b programmable arithmetic operator","authors":"G. Boudon, P. Mollier, J. Nuez, F. Wallart","doi":"10.1109/ISSCC.1987.1157232","DOIUrl":null,"url":null,"abstract":"This paper will cover a programmable arithmetic operator implemented in a 6.9×7.1mm gate array chip containing 6000 logic ceils, dissipating less than 1W. The measured gate array is 200ps in a 0.5μm CMOS technology.","PeriodicalId":102932,"journal":{"name":"1987 IEEE International Solid-State Circuits Conference. Digest of Technical Papers","volume":"125 2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"1987 IEEE International Solid-State Circuits Conference. Digest of Technical Papers","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSCC.1987.1157232","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3
Abstract
This paper will cover a programmable arithmetic operator implemented in a 6.9×7.1mm gate array chip containing 6000 logic ceils, dissipating less than 1W. The measured gate array is 200ps in a 0.5μm CMOS technology.