Consideration of microbump layout for reduction of local bending stress due to CTE Mismatch in 3D IC

H. Kino, H. Hashiguchi, S. Tanikawa, Y. Sugawara, Shunsuke Ikegaya, T. Fukushima, M. Koyanagi, Tetsu Tanaka
{"title":"Consideration of microbump layout for reduction of local bending stress due to CTE Mismatch in 3D IC","authors":"H. Kino, H. Hashiguchi, S. Tanikawa, Y. Sugawara, Shunsuke Ikegaya, T. Fukushima, M. Koyanagi, Tetsu Tanaka","doi":"10.1109/3DIC.2015.7334596","DOIUrl":null,"url":null,"abstract":"Three-dimensional IC (3D IC) has attracted much attention as a promising method to enhance IC performance. Recently, great interests in mechanical reliability are increasing among 3D IC researchers for production of 3D IC. Conventional 3D ICs consist of vertically stacked several thin IC chips those are electrically connected with lots of through-Si vias (TSVs) and metal microbumps. Metal microbumps are surrounded by organic adhesive called underfill material. In general, coefficient of thermal expansion (CTE) of the underfill material is larger than that of metal microbumps. This CTE difference induces local bending stress in thinned IC chips. This local bending stress would affect transistor reliability in thinned IC chips. Therefore, we should suppress the local bending stress to realize 3D IC with high reliability. In this work, we present design guideline of microbump layout which can suppress the local bending stress in 3D-stacked several thin IC chips.","PeriodicalId":253726,"journal":{"name":"2015 International 3D Systems Integration Conference (3DIC)","volume":"129 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-11-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International 3D Systems Integration Conference (3DIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/3DIC.2015.7334596","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

Three-dimensional IC (3D IC) has attracted much attention as a promising method to enhance IC performance. Recently, great interests in mechanical reliability are increasing among 3D IC researchers for production of 3D IC. Conventional 3D ICs consist of vertically stacked several thin IC chips those are electrically connected with lots of through-Si vias (TSVs) and metal microbumps. Metal microbumps are surrounded by organic adhesive called underfill material. In general, coefficient of thermal expansion (CTE) of the underfill material is larger than that of metal microbumps. This CTE difference induces local bending stress in thinned IC chips. This local bending stress would affect transistor reliability in thinned IC chips. Therefore, we should suppress the local bending stress to realize 3D IC with high reliability. In this work, we present design guideline of microbump layout which can suppress the local bending stress in 3D-stacked several thin IC chips.
考虑微凸点布局以减小三维集成电路中CTE失配引起的局部弯曲应力
三维集成电路(3D IC)作为一种很有前途的提高集成电路性能的方法受到了广泛的关注。最近,3D集成电路研究人员对3D集成电路的机械可靠性越来越感兴趣。传统的3D集成电路由垂直堆叠的几个薄IC芯片组成,这些芯片与许多通硅孔(tsv)和金属微凸点电连接。金属微凸起被称为底料的有机粘合剂所包围。一般情况下,底填材料的热膨胀系数(CTE)大于金属微凸块的热膨胀系数。这种CTE差异在薄化IC芯片中引起局部弯曲应力。这种局部弯曲应力将影响薄化集成电路芯片晶体管的可靠性。因此,为了实现高可靠性的三维集成电路,必须抑制局部弯曲应力。本文提出了一种微凸点布局的设计准则,该设计准则可以抑制3d堆叠的多个薄IC芯片的局部弯曲应力。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信