3D hetero-integration technology with backside TSV and reliability challenges

Kang-wook Lee, M. Murugesan, T. Fukushima, T. Tanaka, M. Koyanagi
{"title":"3D hetero-integration technology with backside TSV and reliability challenges","authors":"Kang-wook Lee, M. Murugesan, T. Fukushima, T. Tanaka, M. Koyanagi","doi":"10.1109/S3S.2013.6716516","DOIUrl":null,"url":null,"abstract":"Recently, hetero-integrated system (3-D super chip) involving memory, processor, power ICs, sensor, and photonic circuits has attracted attention owing to its high performance, highspeed communication, multi-functionality, and low power consumption . However, heterointegration of devices with different functions has many technical challenges owing to various types of size, thickness, and substrate because they were fabricated by different technologies. In addition, current 3-D integration technologies have another challenge such as high manufacturing cost and long prototyping time to achieve 3-D super chip. To realize 3-D super-chip with low-cost, high flexibility, and rapid prototyping time, we proposed die-level 3-D hetero-integration technology with fine-size backside TSV. Commercially available 2-D chips with different functions and sizes could be processed and integrated in die-level. To fabricate 3-D super chip, each functional chip should be thinned to 10-50μm thickness. However, the ultra-thin nature of Si substrate leads to several problems such as weak mechanical strength, warping, local deformation, and residual stress in the stacked die. In addition, the large CTE difference between Si substrate and Cu TSV and μ-bump is posing risks of undesired thermo-mechanical stress generation and Cu contamination. In this paper, we describe new 3-D heterointegration technology with backside TSV for realizing 3-D super chip with low-cost, high flexibility, and rapid prototyping time and address our attention on some of the most potent reliability issues such as thermo-mechanical stress, crystal defects, and Cu contamination introduced in 3-D integration processes.","PeriodicalId":219932,"journal":{"name":"2013 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S)","volume":"340 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/S3S.2013.6716516","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Recently, hetero-integrated system (3-D super chip) involving memory, processor, power ICs, sensor, and photonic circuits has attracted attention owing to its high performance, highspeed communication, multi-functionality, and low power consumption . However, heterointegration of devices with different functions has many technical challenges owing to various types of size, thickness, and substrate because they were fabricated by different technologies. In addition, current 3-D integration technologies have another challenge such as high manufacturing cost and long prototyping time to achieve 3-D super chip. To realize 3-D super-chip with low-cost, high flexibility, and rapid prototyping time, we proposed die-level 3-D hetero-integration technology with fine-size backside TSV. Commercially available 2-D chips with different functions and sizes could be processed and integrated in die-level. To fabricate 3-D super chip, each functional chip should be thinned to 10-50μm thickness. However, the ultra-thin nature of Si substrate leads to several problems such as weak mechanical strength, warping, local deformation, and residual stress in the stacked die. In addition, the large CTE difference between Si substrate and Cu TSV and μ-bump is posing risks of undesired thermo-mechanical stress generation and Cu contamination. In this paper, we describe new 3-D heterointegration technology with backside TSV for realizing 3-D super chip with low-cost, high flexibility, and rapid prototyping time and address our attention on some of the most potent reliability issues such as thermo-mechanical stress, crystal defects, and Cu contamination introduced in 3-D integration processes.
三维异质集成技术与后TSV和可靠性的挑战
近年来,涉及存储器、处理器、功率集成电路、传感器和光子电路的异质集成系统(3d超级芯片)以其高性能、高速通信、多功能和低功耗而备受关注。然而,不同功能器件的异质集成由于其制造工艺的不同,其尺寸、厚度和衬底的类型也各不相同,给异质集成带来了许多技术挑战。此外,目前的3d集成技术还面临着制造成本高、原型制作时间长等难题。为了实现低成本、高灵活性和快速成型时间的三维超级芯片,我们提出了具有小尺寸背面TSV的模级三维异质集成技术。市售的不同功能和尺寸的二维芯片可以在模级进行加工和集成。为了制造3d超级芯片,每个功能芯片的厚度必须减薄到10-50μm。然而,硅衬底的超薄特性导致了叠模中机械强度弱、翘曲、局部变形和残余应力等问题。此外,Si衬底与Cu TSV和μ-bump之间的较大CTE差异存在产生不期望的热机械应力和Cu污染的风险。在本文中,我们描述了一种新的三维异质集成技术,该技术具有低成本、高灵活性和快速成型时间,并解决了我们关注的一些最重要的可靠性问题,如三维集成过程中引入的热机械应力、晶体缺陷和Cu污染。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信