Effect of Glitches on the Efficiency of Components Region-Constrained Placement as a Fast Approach to Reduce FPGAs Dynamic Power Consumption

S. Esmaeili, N. Khachab, M. Ghannam
{"title":"Effect of Glitches on the Efficiency of Components Region-Constrained Placement as a Fast Approach to Reduce FPGAs Dynamic Power Consumption","authors":"S. Esmaeili, N. Khachab, M. Ghannam","doi":"10.1109/ICM.2006.373307","DOIUrl":null,"url":null,"abstract":"The increased flexibility offered by FPGAs implies that more transistors are needed which leads to higher power consumption per logic gate. FPGAs power consumption is fast becoming an essential design consideration especially for mobile systems with a limited power supply. The effect of components' region-constrained placement on reducing internal nets total capacitance and the corresponding change in internal nets' total dynamic power consumption is investigated. Two logic circuits were specified as components covering around 80% of total FPGA busy gates. These components are multiplexers and adders along with multipliers. Each of these components was implemented on two of Xilinx FPGA 's families, namely; Spartan II and Virtex. Gate- level power estimation for different region-constrained placements of each logic circuit was carried out using the Xilinx hierarchal power distribution analyzer, XPower.","PeriodicalId":284717,"journal":{"name":"2006 International Conference on Microelectronics","volume":"10 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 International Conference on Microelectronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICM.2006.373307","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

The increased flexibility offered by FPGAs implies that more transistors are needed which leads to higher power consumption per logic gate. FPGAs power consumption is fast becoming an essential design consideration especially for mobile systems with a limited power supply. The effect of components' region-constrained placement on reducing internal nets total capacitance and the corresponding change in internal nets' total dynamic power consumption is investigated. Two logic circuits were specified as components covering around 80% of total FPGA busy gates. These components are multiplexers and adders along with multipliers. Each of these components was implemented on two of Xilinx FPGA 's families, namely; Spartan II and Virtex. Gate- level power estimation for different region-constrained placements of each logic circuit was carried out using the Xilinx hierarchal power distribution analyzer, XPower.
小故障对元件区域约束布局效率的影响——一种快速降低fpga动态功耗的方法
fpga提供的灵活性增加意味着需要更多的晶体管,从而导致每个逻辑门更高的功耗。fpga的功耗正迅速成为一个重要的设计考虑因素,特别是对于电源有限的移动系统。研究了元件的区域约束布局对减小内网总电容的影响以及相应的内网总动态功耗的变化。两个逻辑电路被指定为组件,覆盖了大约80%的FPGA忙门。这些组件是多路复用器和加法器以及乘法器。每个组件都在赛灵思FPGA的两个系列上实现,即;斯巴达二号和维特克斯。采用Xilinx分层功率分布分析仪XPower对每个逻辑电路的不同区域约束位置进行门级功率估计。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信