An efficient methodology to characterize the TSPC flip flop setup time for static timing analysis

Sayyaparaju Sagar Varma, A. Sharma, B. Anand
{"title":"An efficient methodology to characterize the TSPC flip flop setup time for static timing analysis","authors":"Sayyaparaju Sagar Varma, A. Sharma, B. Anand","doi":"10.1109/SMACD.2016.7520724","DOIUrl":null,"url":null,"abstract":"Static timing analysis (STA), which is a part of design automation requires the generation and storage of delay values for combinational standard cells and the setup and hold time values for sequential cells at numerous corners in the form of a Look Up Table (LUT). This paper proposes a novel approach for LUT generation of sequential standard cells by developing a model for the setup time. The model uses the input data transition time (TR) and the output capacitance (CL) as its variables with two fitting parameters. The model's validity is verified through simulations in Cadence Virtuoso and using this model, it is shown that it reduces the number of simulations needed for the generation of a 6 × 6 LUT by 91.67%, while having an average percentage error of 2.28%. Also, the dependence of the fitting parameters on the sizing of the devices and their relation with process, voltage and temperature variations is shown and verified.","PeriodicalId":441203,"journal":{"name":"2016 13th International Conference on Synthesis, Modeling, Analysis and Simulation Methods and Applications to Circuit Design (SMACD)","volume":"10 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-06-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 13th International Conference on Synthesis, Modeling, Analysis and Simulation Methods and Applications to Circuit Design (SMACD)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SMACD.2016.7520724","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

Static timing analysis (STA), which is a part of design automation requires the generation and storage of delay values for combinational standard cells and the setup and hold time values for sequential cells at numerous corners in the form of a Look Up Table (LUT). This paper proposes a novel approach for LUT generation of sequential standard cells by developing a model for the setup time. The model uses the input data transition time (TR) and the output capacitance (CL) as its variables with two fitting parameters. The model's validity is verified through simulations in Cadence Virtuoso and using this model, it is shown that it reduces the number of simulations needed for the generation of a 6 × 6 LUT by 91.67%, while having an average percentage error of 2.28%. Also, the dependence of the fitting parameters on the sizing of the devices and their relation with process, voltage and temperature variations is shown and verified.
一种有效的方法来表征静态时序分析的TSPC触发器设置时间
静态时序分析(STA)是设计自动化的一部分,它需要为组合标准单元生成和存储延迟值,并以查找表(LUT)的形式在多个角落设置和保持顺序单元的时间值。本文提出了一种新的方法,通过建立一个模型的时间序列标准细胞的LUT生成。该模型以输入数据过渡时间(TR)和输出电容(CL)为变量,具有两个拟合参数。通过Cadence Virtuoso的仿真验证了该模型的有效性,使用该模型可以将生成6 × 6 LUT所需的仿真次数减少91.67%,平均百分比误差为2.28%。此外,还显示并验证了拟合参数与器件尺寸的依赖关系及其与工艺、电压和温度变化的关系。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信