{"title":"A testing approach for WSI globally interconnected parallel architectures","authors":"G. Buonanno, D. Sciuto, Fabio Zanicotti","doi":"10.1109/ICWSI.1993.255259","DOIUrl":null,"url":null,"abstract":"A testability analysis and a testing approach for interconnection topologies are presented. The testing approach is based on the analysis of controllability and observability of the architecture, given the cells functions and the interconnection topology. For the architectures directly derived from a data flow graph, a functional fault model is adopted. A specific fault model is derived for multistage interconnection networks. The switching matrices can be in a number of different states, depending on the number of input/output lines. In general, only a small number of states is necessary for correct computation, and these are the only states considered legal. A cell is defined to be faulty if its switching matrix can reach a nonlegal state.<<ETX>>","PeriodicalId":377227,"journal":{"name":"1993 Proceedings Fifth Annual IEEE International Conference on Wafer Scale Integration","volume":"142 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1993-01-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"1993 Proceedings Fifth Annual IEEE International Conference on Wafer Scale Integration","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICWSI.1993.255259","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
A testability analysis and a testing approach for interconnection topologies are presented. The testing approach is based on the analysis of controllability and observability of the architecture, given the cells functions and the interconnection topology. For the architectures directly derived from a data flow graph, a functional fault model is adopted. A specific fault model is derived for multistage interconnection networks. The switching matrices can be in a number of different states, depending on the number of input/output lines. In general, only a small number of states is necessary for correct computation, and these are the only states considered legal. A cell is defined to be faulty if its switching matrix can reach a nonlegal state.<>