A CMOS charge pump with dual compensation amplifiers for phase-locked loops synthesizer

Litong Nie, Zhigong Wang, Lu Tang, Junliang Wang, L. Gao
{"title":"A CMOS charge pump with dual compensation amplifiers for phase-locked loops synthesizer","authors":"Litong Nie, Zhigong Wang, Lu Tang, Junliang Wang, L. Gao","doi":"10.1109/ASICON.2015.7517128","DOIUrl":null,"url":null,"abstract":"A Charge Pump (CP) circuit that minimizes the mismatch between the charging and discharging currents and keeps the currents constant across a wide output voltage range is introduced in this paper. Dual rail-to-rail operational amplifiers are used to enable the CP's charge and discharge currents to be matched well and mitigate the pump-current variation in a wide output range. Besides, a unity-gain amplifier is adopted to eliminate the current sharing effect. The proposed CP circuit is designed and realized in a 0.18-μm CMOS process. The test results show that the current mismatch rate can be less than 1% in the output voltage range of 0.2 V to 1.7 V with the charge pump current of 50 μA and current variation less than 1.2%. The average power consumption of this circuits is about 0.72 mW under a 1.8 V supply voltage.","PeriodicalId":382098,"journal":{"name":"International Conference on ASIC","volume":"32 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Conference on ASIC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASICON.2015.7517128","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

A Charge Pump (CP) circuit that minimizes the mismatch between the charging and discharging currents and keeps the currents constant across a wide output voltage range is introduced in this paper. Dual rail-to-rail operational amplifiers are used to enable the CP's charge and discharge currents to be matched well and mitigate the pump-current variation in a wide output range. Besides, a unity-gain amplifier is adopted to eliminate the current sharing effect. The proposed CP circuit is designed and realized in a 0.18-μm CMOS process. The test results show that the current mismatch rate can be less than 1% in the output voltage range of 0.2 V to 1.7 V with the charge pump current of 50 μA and current variation less than 1.2%. The average power consumption of this circuits is about 0.72 mW under a 1.8 V supply voltage.
锁相环合成器用双补偿放大器CMOS电荷泵
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信