Reducing transistor count in clocked standard cells with ambipolar double-gate FETs

K. Jabeur, D. Navarro, I. O’Connor, P. Gaillardon, M. B. Jamaa, F. Clermidy
{"title":"Reducing transistor count in clocked standard cells with ambipolar double-gate FETs","authors":"K. Jabeur, D. Navarro, I. O’Connor, P. Gaillardon, M. B. Jamaa, F. Clermidy","doi":"10.1109/NANOARCH.2010.5510928","DOIUrl":null,"url":null,"abstract":"This paper presents a set of circuit design approaches to achieve clocked standard logic cell functions with ambipolar double-gate devices such as the Double Gate Carbon Nanotube FET (DG-CNTFET). The cells presented in this work use the infield controllability of the device to reduce transistor count over conventional standard cells by only requiring n+1 transistors (where n is the fan-in), and achieve improved time delay by a factor of 2 for comparable power consumption.","PeriodicalId":306717,"journal":{"name":"2010 IEEE/ACM International Symposium on Nanoscale Architectures","volume":"42 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-06-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"13","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 IEEE/ACM International Symposium on Nanoscale Architectures","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NANOARCH.2010.5510928","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 13

Abstract

This paper presents a set of circuit design approaches to achieve clocked standard logic cell functions with ambipolar double-gate devices such as the Double Gate Carbon Nanotube FET (DG-CNTFET). The cells presented in this work use the infield controllability of the device to reduce transistor count over conventional standard cells by only requiring n+1 transistors (where n is the fan-in), and achieve improved time delay by a factor of 2 for comparable power consumption.
用双极双栅fet减少时钟标准单元的晶体管计数
本文提出了一套电路设计方法来实现双极双栅器件如双栅碳纳米管场效应管(DG-CNTFET)的时钟标准逻辑单元功能。本工作中提出的电池使用器件的内场可控性,通过只需要n+1个晶体管(其中n是风扇输入),减少了传统标准电池的晶体管数量,并且在相当的功耗下实现了2倍的时间延迟。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信