A frequency hopping synthesizer chip for GSM and DCS systems

J. Hakkinen, T. Rahkonen, J. Kostamovaara
{"title":"A frequency hopping synthesizer chip for GSM and DCS systems","authors":"J. Hakkinen, T. Rahkonen, J. Kostamovaara","doi":"10.1109/MWSCAS.1998.759505","DOIUrl":null,"url":null,"abstract":"A versatile synthesizer chip capable of operating with an input signal of 2 GHz and a reference signal of 20 MHz was designed in AMS' 12 GHz 0.8 /spl mu/m BiCMOS process. The circuit includes the basic building blocks of a complete PLL-based synthesizer except for the VCO and the loop filter. Thus, the chip has an internal dual modulus prescaler operating in 8/9 or 16/17 mode, a VCO bit M counter, a VCO bit pulse swallow counter, a VCO bit reference counter, a phase-frequency detector and a lock-detector, all of which are programmed with external serial data. The level of the PFD output can be programmed digitally from 0.5 mA to 5.0 mA. Measurement results for a complete synthesizer board with reference signal frequency f/sub ref/=20 MHz, a loop filter and a hybrid VCO running at f/sub ref/=1.060 GHz, for example, are: the settling time of a 20 MHz frequency step /spl Delta/t=14 /spl mu/s, the output power P/sub out/=+9.7 dBm, the level of the 1/sup st/ reference spur is from -84 dBc to -64 dBc depending on the magnitude of the output current pulse of the PFD. The PLL chip consumes about 250 mA from a 5.0 V supply.","PeriodicalId":338994,"journal":{"name":"1998 Midwest Symposium on Circuits and Systems (Cat. No. 98CB36268)","volume":"18 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1998-08-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"1998 Midwest Symposium on Circuits and Systems (Cat. No. 98CB36268)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MWSCAS.1998.759505","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

A versatile synthesizer chip capable of operating with an input signal of 2 GHz and a reference signal of 20 MHz was designed in AMS' 12 GHz 0.8 /spl mu/m BiCMOS process. The circuit includes the basic building blocks of a complete PLL-based synthesizer except for the VCO and the loop filter. Thus, the chip has an internal dual modulus prescaler operating in 8/9 or 16/17 mode, a VCO bit M counter, a VCO bit pulse swallow counter, a VCO bit reference counter, a phase-frequency detector and a lock-detector, all of which are programmed with external serial data. The level of the PFD output can be programmed digitally from 0.5 mA to 5.0 mA. Measurement results for a complete synthesizer board with reference signal frequency f/sub ref/=20 MHz, a loop filter and a hybrid VCO running at f/sub ref/=1.060 GHz, for example, are: the settling time of a 20 MHz frequency step /spl Delta/t=14 /spl mu/s, the output power P/sub out/=+9.7 dBm, the level of the 1/sup st/ reference spur is from -84 dBc to -64 dBc depending on the magnitude of the output current pulse of the PFD. The PLL chip consumes about 250 mA from a 5.0 V supply.
一种用于GSM和DCS系统的跳频合成器芯片
在AMS的12 GHz 0.8 /spl mu/m BiCMOS工艺下,设计了一种输入信号为2 GHz、参考信号为20 MHz的多功能合成器芯片。该电路包括一个完整的基于锁相环的合成器的基本构建模块,除了压控振荡器和环路滤波器。因此,该芯片具有一个工作在8/9或16/17模式的内部双模数分频器、一个VCO位M计数器、一个VCO位脉冲吞入计数器、一个VCO位参考计数器、一个相频检测器和一个锁检测器,所有这些都是用外部串行数据编程的。PFD输出的电平可以从0.5 mA到5.0 mA进行数字编程。例如,对参考信号频率f/sub ref/=20 MHz的完整合成器板,环路滤波器和运行在f/sub ref/=1.060 GHz的混合压控振荡器的测量结果是:20 MHz频率步进/spl Delta/t=14 /spl mu/s,输出功率P/sub out/=+9.7 dBm, 1/sup /参考杂散的电平从-84 dBc到-64 dBc,具体取决于PFD输出电流脉冲的大小。锁相环芯片从5.0 V电源消耗约250 mA。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信