{"title":"A frequency hopping synthesizer chip for GSM and DCS systems","authors":"J. Hakkinen, T. Rahkonen, J. Kostamovaara","doi":"10.1109/MWSCAS.1998.759505","DOIUrl":null,"url":null,"abstract":"A versatile synthesizer chip capable of operating with an input signal of 2 GHz and a reference signal of 20 MHz was designed in AMS' 12 GHz 0.8 /spl mu/m BiCMOS process. The circuit includes the basic building blocks of a complete PLL-based synthesizer except for the VCO and the loop filter. Thus, the chip has an internal dual modulus prescaler operating in 8/9 or 16/17 mode, a VCO bit M counter, a VCO bit pulse swallow counter, a VCO bit reference counter, a phase-frequency detector and a lock-detector, all of which are programmed with external serial data. The level of the PFD output can be programmed digitally from 0.5 mA to 5.0 mA. Measurement results for a complete synthesizer board with reference signal frequency f/sub ref/=20 MHz, a loop filter and a hybrid VCO running at f/sub ref/=1.060 GHz, for example, are: the settling time of a 20 MHz frequency step /spl Delta/t=14 /spl mu/s, the output power P/sub out/=+9.7 dBm, the level of the 1/sup st/ reference spur is from -84 dBc to -64 dBc depending on the magnitude of the output current pulse of the PFD. The PLL chip consumes about 250 mA from a 5.0 V supply.","PeriodicalId":338994,"journal":{"name":"1998 Midwest Symposium on Circuits and Systems (Cat. No. 98CB36268)","volume":"18 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1998-08-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"1998 Midwest Symposium on Circuits and Systems (Cat. No. 98CB36268)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MWSCAS.1998.759505","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
A versatile synthesizer chip capable of operating with an input signal of 2 GHz and a reference signal of 20 MHz was designed in AMS' 12 GHz 0.8 /spl mu/m BiCMOS process. The circuit includes the basic building blocks of a complete PLL-based synthesizer except for the VCO and the loop filter. Thus, the chip has an internal dual modulus prescaler operating in 8/9 or 16/17 mode, a VCO bit M counter, a VCO bit pulse swallow counter, a VCO bit reference counter, a phase-frequency detector and a lock-detector, all of which are programmed with external serial data. The level of the PFD output can be programmed digitally from 0.5 mA to 5.0 mA. Measurement results for a complete synthesizer board with reference signal frequency f/sub ref/=20 MHz, a loop filter and a hybrid VCO running at f/sub ref/=1.060 GHz, for example, are: the settling time of a 20 MHz frequency step /spl Delta/t=14 /spl mu/s, the output power P/sub out/=+9.7 dBm, the level of the 1/sup st/ reference spur is from -84 dBc to -64 dBc depending on the magnitude of the output current pulse of the PFD. The PLL chip consumes about 250 mA from a 5.0 V supply.