One micron precision, wafer-level aligned bonding for interconnect, MEMS and packaging applications

A. Mirza
{"title":"One micron precision, wafer-level aligned bonding for interconnect, MEMS and packaging applications","authors":"A. Mirza","doi":"10.1109/ECTC.2000.853231","DOIUrl":null,"url":null,"abstract":"The ability to align and bond with precision, one micron or less, two silicon wafers or a silicon wafer to another substrate is becoming a critical issue for a variety of semiconductor applications. For CMOS devices this technology will be applied for chip-scale packaging and also for advanced 3-D interconnect processes. In the microelectromechanical systems (MEMS) arena, accurate alignment of two silicon micromachined wafers enables the design of more advanced MEMS devices and aggressive die shrinks of existing products. In this paper we discuss the advantages and disadvantages of various substrate-to-substrate alignment techniques including infrared, through wafer via, inter-substrate optical and wafer backside alignment methods. We also report on a new approach to wafer-to-wafer alignment that relies on precision alignment positioning systems to register and align wafers with one micron or better precision. Test results from this wafer-to-wafer alignment system demonstrate that one micron alignment accuracy can be routinely obtained. This new wafer-level alignment and bonding technique is particularly well suited for high-volume manufacturing due to the long-term stability of the precision alignment positioning system. This paper gives a brief overview of some typical uses of aligned wafer-level bonding for chip-scale, 3-D interconnect and MEMS applications.","PeriodicalId":410140,"journal":{"name":"2000 Proceedings. 50th Electronic Components and Technology Conference (Cat. No.00CH37070)","volume":"53 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-05-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"35","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2000 Proceedings. 50th Electronic Components and Technology Conference (Cat. No.00CH37070)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECTC.2000.853231","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 35

Abstract

The ability to align and bond with precision, one micron or less, two silicon wafers or a silicon wafer to another substrate is becoming a critical issue for a variety of semiconductor applications. For CMOS devices this technology will be applied for chip-scale packaging and also for advanced 3-D interconnect processes. In the microelectromechanical systems (MEMS) arena, accurate alignment of two silicon micromachined wafers enables the design of more advanced MEMS devices and aggressive die shrinks of existing products. In this paper we discuss the advantages and disadvantages of various substrate-to-substrate alignment techniques including infrared, through wafer via, inter-substrate optical and wafer backside alignment methods. We also report on a new approach to wafer-to-wafer alignment that relies on precision alignment positioning systems to register and align wafers with one micron or better precision. Test results from this wafer-to-wafer alignment system demonstrate that one micron alignment accuracy can be routinely obtained. This new wafer-level alignment and bonding technique is particularly well suited for high-volume manufacturing due to the long-term stability of the precision alignment positioning system. This paper gives a brief overview of some typical uses of aligned wafer-level bonding for chip-scale, 3-D interconnect and MEMS applications.
一微米精度,晶圆级对准键合互连,MEMS和封装应用
对于各种半导体应用来说,精确地对齐和粘合两个硅晶片或硅晶片到另一个衬底的能力(1微米或更小)正在成为一个关键问题。对于CMOS器件,该技术将应用于芯片级封装和先进的3d互连工艺。在微机电系统(MEMS)领域,两个硅微加工晶圆的精确对准可以设计更先进的MEMS器件,并使现有产品的模具缩小。本文讨论了各种基片到基片对准技术的优缺点,包括红外、晶圆通、基片间光学和晶圆背面对准方法。我们还报告了一种新的晶圆对晶圆对准方法,该方法依赖于精确对准定位系统,以一微米或更高的精度对准晶圆。晶圆对晶圆对准系统的测试结果表明,通常可以获得一微米的对准精度。由于精密对准定位系统的长期稳定性,这种新的晶圆级对准和键合技术特别适合大批量生产。本文简要介绍了对准晶圆级键合在芯片级、三维互连和MEMS应用中的一些典型应用。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信