Low-power CMOS analog front-end for wireless communication

A. Taha, M.A. Abo-El-Soud, R. Abdelrassoul, A. Farrag
{"title":"Low-power CMOS analog front-end for wireless communication","authors":"A. Taha, M.A. Abo-El-Soud, R. Abdelrassoul, A. Farrag","doi":"10.1109/NRSC.2002.1022656","DOIUrl":null,"url":null,"abstract":"A low-voltage low-power CMOS VLSI circuit for the main part of an analog front-end has been designed for wireless communication systems. Such analog circuits include an antialiasing filter, sample and hold circuit, and sixth order switched-resistor (SR) low-pass filter. The sample and hold circuit and the SR low-pass filter operate at 300 kHz. The effects of feedthrough and dynamic range in these circuits are taken into account. The proposed circuits are realized in a standard 0.35 /spl mu/m CMOS technology. The architecture and circuits described in this paper consumes about 3 mW from a /spl plusmn/1 V power supply.","PeriodicalId":231600,"journal":{"name":"Proceedings of the Nineteenth National Radio Science Conference","volume":"12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2002-11-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the Nineteenth National Radio Science Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NRSC.2002.1022656","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

A low-voltage low-power CMOS VLSI circuit for the main part of an analog front-end has been designed for wireless communication systems. Such analog circuits include an antialiasing filter, sample and hold circuit, and sixth order switched-resistor (SR) low-pass filter. The sample and hold circuit and the SR low-pass filter operate at 300 kHz. The effects of feedthrough and dynamic range in these circuits are taken into account. The proposed circuits are realized in a standard 0.35 /spl mu/m CMOS technology. The architecture and circuits described in this paper consumes about 3 mW from a /spl plusmn/1 V power supply.
低功耗CMOS模拟前端无线通信
设计了一种用于无线通信系统模拟前端主体部分的低压低功耗CMOS VLSI电路。这种模拟电路包括抗混叠滤波器、采样和保持电路以及六阶开关电阻(SR)低通滤波器。采样和保持电路和SR低通滤波器工作在300khz。在这些电路中考虑了馈通和动态范围的影响。所提出的电路在标准的0.35 /spl mu/m CMOS技术中实现。本文所描述的结构和电路从a /spl plusmn/ 1v电源消耗约3mw。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信