Polyphase Structure with Periodically Time-Varying Coefficients: a Realization for Minimizing Hardware Subject to Computational Speed Constraint

S. Tantaratana
{"title":"Polyphase Structure with Periodically Time-Varying Coefficients: a Realization for Minimizing Hardware Subject to Computational Speed Constraint","authors":"S. Tantaratana","doi":"10.1109/APCC.2006.255897","DOIUrl":null,"url":null,"abstract":"It is well known that polyphase realizations of multirate converters reduce the constraint on computational speed of the hardware, namely, the filter is decomposed into several filters which operate at a slower speed. With a slower speed, the speed requirement of hardware is relaxed. The speed reduction depends on the signal conversion rate. However, there is no hardware saving since the amount of hardware is similar to that of the original filter. Recently, periodically time-varying (PTV) structures have been proposed to reduce the hardware of multirate converters. By using each hardware multiplier for realizing several filter coefficients by means of sharing in a periodic manner, we achieve hardware reduction. The amount of hardware reduction depends on the signal conversion rate. However, the processing speed of each multiplier is the same as the that of the original filter. Each of the two techniques above achieve one objective while the other factor is unchanged. We show that by combining the two techniques to obtain a polyphase structure with PTV coefficients, we can obtain both hardware saving and reduction in computation speed requirement. We can trade the hardware saving and the reduction in computation requirement. From the viewpoint that we wish to obtain hardware realization of a multirate converters when the processing speed is limited by the hardware's computation speed, the proposed PTV polyphase structure offers minimum hardware under such limitation. The decimator is used in this paper to demonstrate the idea","PeriodicalId":205758,"journal":{"name":"2006 Asia-Pacific Conference on Communications","volume":"40 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-12-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 Asia-Pacific Conference on Communications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APCC.2006.255897","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

It is well known that polyphase realizations of multirate converters reduce the constraint on computational speed of the hardware, namely, the filter is decomposed into several filters which operate at a slower speed. With a slower speed, the speed requirement of hardware is relaxed. The speed reduction depends on the signal conversion rate. However, there is no hardware saving since the amount of hardware is similar to that of the original filter. Recently, periodically time-varying (PTV) structures have been proposed to reduce the hardware of multirate converters. By using each hardware multiplier for realizing several filter coefficients by means of sharing in a periodic manner, we achieve hardware reduction. The amount of hardware reduction depends on the signal conversion rate. However, the processing speed of each multiplier is the same as the that of the original filter. Each of the two techniques above achieve one objective while the other factor is unchanged. We show that by combining the two techniques to obtain a polyphase structure with PTV coefficients, we can obtain both hardware saving and reduction in computation speed requirement. We can trade the hardware saving and the reduction in computation requirement. From the viewpoint that we wish to obtain hardware realization of a multirate converters when the processing speed is limited by the hardware's computation speed, the proposed PTV polyphase structure offers minimum hardware under such limitation. The decimator is used in this paper to demonstrate the idea
具有周期性时变系数的多相结构:一种受计算速度限制的最小化硬件的实现
众所周知,多速率变换器的多相实现减少了对硬件计算速度的限制,即滤波器被分解成几个运行速度较慢的滤波器。速度越慢,对硬件的速度要求就越低。速度的降低取决于信号的转换速率。但是,没有硬件节省,因为硬件数量与原始过滤器相似。近年来,周期性时变(PTV)结构被提出以减少多速率变换器的硬件。通过使用每个硬件乘法器以周期性共享的方式实现多个滤波系数,实现了硬件缩减。硬件减少的数量取决于信号转换率。但是,每个乘法器的处理速度与原滤波器的处理速度相同。上述两种技术中的每一种都实现了一个目标,而另一个因素不变。结果表明,结合这两种技术得到具有PTV系数的多相结构,既节省了硬件,又降低了计算速度要求。我们可以以节省硬件和减少计算量为代价。从我们希望在处理速度受硬件计算速度限制的情况下获得多速率转换器的硬件实现的角度来看,所提出的PTV多相结构在这种限制下提供了最少的硬件。本文用小数来说明这一思想
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信