Ho-Young Lee, S. Koichi, Bong-Gu Cho, Tae-young Lee, Ho-Young Lee
{"title":"Implementation of high performance false contour reduction system using pattern analysis and error-predict method for PDP-HDTV","authors":"Ho-Young Lee, S. Koichi, Bong-Gu Cho, Tae-young Lee, Ho-Young Lee","doi":"10.1109/ICCE.2003.1218997","DOIUrl":null,"url":null,"abstract":"This paper proposes a high performance false contour reduction system with pattern analysis algorithm for PDP-HDTV. It also presents the optimized design and implementation of the method. The proposed method is verified using the Xilinx. Virtex-II FPGA XC2V2000-BG575. Furthermore, we suggest an advanced error-prediction algorithm for high performance. This method is demonstrated experimentally for a 50\" PDP-HDTV.","PeriodicalId":319221,"journal":{"name":"2003 IEEE International Conference on Consumer Electronics, 2003. ICCE.","volume":"4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-06-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2003 IEEE International Conference on Consumer Electronics, 2003. ICCE.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCE.2003.1218997","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
This paper proposes a high performance false contour reduction system with pattern analysis algorithm for PDP-HDTV. It also presents the optimized design and implementation of the method. The proposed method is verified using the Xilinx. Virtex-II FPGA XC2V2000-BG575. Furthermore, we suggest an advanced error-prediction algorithm for high performance. This method is demonstrated experimentally for a 50" PDP-HDTV.