Adrian G. Caburnay, Jonathan Gabriel S.A. Reyes, A. Ballesil-Alvarez, M. T. D. Leon, J. Hizon, M. Rosales, Christopher G. Santos, Maria Patricia Rouelli G. Sabino
{"title":"Design Space Exploration of a 512KB STT-Assisted SOT MRAM Cache","authors":"Adrian G. Caburnay, Jonathan Gabriel S.A. Reyes, A. Ballesil-Alvarez, M. T. D. Leon, J. Hizon, M. Rosales, Christopher G. Santos, Maria Patricia Rouelli G. Sabino","doi":"10.1109/ISOCC50952.2020.9333087","DOIUrl":null,"url":null,"abstract":"The effects of varying the Spin Transfer Torque (STT) and Spin Orbit Torque (SOT) currents in a 512KB STT-Assisted SOT MRAM cache to its total cache area, write latency and energy consumption were investigated. The lowest cache write latencies can be achieved when the transistor widths are approximately equal. Out of all transistor sizings, the lowest write latency is 2.95ns with a corresponding cache area of 2.2756mm2. Meanwhile the lowest energy consumption is 441.777 pJ which is when the transistor widths are at their minimum.","PeriodicalId":270577,"journal":{"name":"2020 International SoC Design Conference (ISOCC)","volume":"62 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-10-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 International SoC Design Conference (ISOCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISOCC50952.2020.9333087","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
The effects of varying the Spin Transfer Torque (STT) and Spin Orbit Torque (SOT) currents in a 512KB STT-Assisted SOT MRAM cache to its total cache area, write latency and energy consumption were investigated. The lowest cache write latencies can be achieved when the transistor widths are approximately equal. Out of all transistor sizings, the lowest write latency is 2.95ns with a corresponding cache area of 2.2756mm2. Meanwhile the lowest energy consumption is 441.777 pJ which is when the transistor widths are at their minimum.