{"title":"Impact of Layout Arrangement on Surge Current and Avalanche Robustness of Silicon Carbide JBS Diodes","authors":"F. Hsu, Hsiang-Ting Hung, C. Yen","doi":"10.1109/ISPSD57135.2023.10147620","DOIUrl":null,"url":null,"abstract":"SiC junction barrier Schottky diodes (JBS) are required to have high surge current capability and avalanche ruggedness. One direct approach to improve both these characteristics is to increase the proportion of the p+ region in the device. However, increasing the p+ area reduces the Schottky contact region, resulting in a higher forward voltage drop and worse dynamic behavior. In this work, we propose a series of tests and discussions from the layout perspective to a complete systematic realization of surge current endurance capability and avalanche ruggedness. The proposed SiC JBS cell design can simultaneously enhance both the surge current capability and avalanche ruggedness compared to conventional designs. The test results reveal that the proposed design can improve the $I_{FSM}$ by 115.7% and enhance the $E_{AS}$ by 374.3% compared to the conventional cell design. This indicates that the proposed design is highly effective in improving the surge current capability and avalanche ruggedness of SiC JBS diodes.","PeriodicalId":344266,"journal":{"name":"2023 35th International Symposium on Power Semiconductor Devices and ICs (ISPSD)","volume":"33 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-05-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 35th International Symposium on Power Semiconductor Devices and ICs (ISPSD)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISPSD57135.2023.10147620","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
SiC junction barrier Schottky diodes (JBS) are required to have high surge current capability and avalanche ruggedness. One direct approach to improve both these characteristics is to increase the proportion of the p+ region in the device. However, increasing the p+ area reduces the Schottky contact region, resulting in a higher forward voltage drop and worse dynamic behavior. In this work, we propose a series of tests and discussions from the layout perspective to a complete systematic realization of surge current endurance capability and avalanche ruggedness. The proposed SiC JBS cell design can simultaneously enhance both the surge current capability and avalanche ruggedness compared to conventional designs. The test results reveal that the proposed design can improve the $I_{FSM}$ by 115.7% and enhance the $E_{AS}$ by 374.3% compared to the conventional cell design. This indicates that the proposed design is highly effective in improving the surge current capability and avalanche ruggedness of SiC JBS diodes.