An all-digital clock and data recovery circuit for spread spectrum clocking applications in 65nm CMOS technology

Ching-Che Chung, D. Sheng, Yang-Di Lin
{"title":"An all-digital clock and data recovery circuit for spread spectrum clocking applications in 65nm CMOS technology","authors":"Ching-Che Chung, D. Sheng, Yang-Di Lin","doi":"10.1109/ACQED.2012.6320482","DOIUrl":null,"url":null,"abstract":"In this paper, an all-digital clock and data recovery (ADCDR) circuit is presented. The proposed ADCDR can recover the data stream sent by a transmitter with a spread spectrum clock generator (SSCG). The proposed adaptive gain control scheme can automatically adjust the phase tracking gain by counting the consecutive identical digits (CID), and the time-to-digital converter (TDC)-based fast phase compensation can quickly compensate for a large phase error. The proposed ADCDR can tolerate input peak-to-peak jitter up to 130ps at 480MHz with the down-spread 10% modulation. In addition, the bit error rate (BER) is less than 10-12 with 231-1 pseudo-random binary sequence (PRBS). The proposed ADCDR is implemented in a standard performance 65nm CMOS process with standard cells. The active area is 130μm × 100μm, and the power consumption is 1.13mW at 480MHz with the down-spread 10% modulation.","PeriodicalId":161858,"journal":{"name":"2012 4th Asia Symposium on Quality Electronic Design (ASQED)","volume":"392 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-07-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 4th Asia Symposium on Quality Electronic Design (ASQED)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ACQED.2012.6320482","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

In this paper, an all-digital clock and data recovery (ADCDR) circuit is presented. The proposed ADCDR can recover the data stream sent by a transmitter with a spread spectrum clock generator (SSCG). The proposed adaptive gain control scheme can automatically adjust the phase tracking gain by counting the consecutive identical digits (CID), and the time-to-digital converter (TDC)-based fast phase compensation can quickly compensate for a large phase error. The proposed ADCDR can tolerate input peak-to-peak jitter up to 130ps at 480MHz with the down-spread 10% modulation. In addition, the bit error rate (BER) is less than 10-12 with 231-1 pseudo-random binary sequence (PRBS). The proposed ADCDR is implemented in a standard performance 65nm CMOS process with standard cells. The active area is 130μm × 100μm, and the power consumption is 1.13mW at 480MHz with the down-spread 10% modulation.
一种全数字时钟和数据恢复电路,用于65nm CMOS技术的扩频时钟应用
本文设计了一种全数字时钟和数据恢复(ADCDR)电路。所提出的ADCDR可以利用扩频时钟发生器(SSCG)恢复发送器发送的数据流。提出的自适应增益控制方案可以通过计算连续同位数(CID)来自动调整相位跟踪增益,基于时数转换器(TDC)的快速相位补偿可以快速补偿较大的相位误差。所提出的ADCDR可以在480MHz下承受高达130ps的输入峰间抖动,下扩10%调制。此外,231-1伪随机二进制序列(PRBS)的误码率(BER)小于10-12。所提出的ADCDR是在标准性能的65nm CMOS工艺和标准电池中实现的。有效面积为130μm × 100μm,功耗为1.13mW,下展10%调制频率为480MHz。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信