A 0.13-/spl mu/m SOI CMOS technology for low-power digital and RF applications

N. Zamdmer, A. Ray, J. Plouchart, L. Wagner, N. Fong, K. Jenkins, W. Jin, P. Smeys, I. Yang, G. Shahidi, F. Assaderghi
{"title":"A 0.13-/spl mu/m SOI CMOS technology for low-power digital and RF applications","authors":"N. Zamdmer, A. Ray, J. Plouchart, L. Wagner, N. Fong, K. Jenkins, W. Jin, P. Smeys, I. Yang, G. Shahidi, F. Assaderghi","doi":"10.1109/VLSIT.2001.934959","DOIUrl":null,"url":null,"abstract":"Battery-operated electronic devices that can communicate wirelessly are becoming more and more pervasive. This trend is enabled by technologies that allow low-power digital and RF processing. We present here a 0.13 /spl mu/m, partially-depleted SOI CMOS technology with optimized power-saving and RF properties. Power-saving features include low-V/sub t/, thin-gate-oxide FETs for minimum power dissipation and high performance at low voltage (25 ps inverter delay at 0.7 V V/sub dd/); high-V/sub t/, thick-gate-oxide FETs for low-standby-power SRAM and logic-block power switches; and eight levels of Cu interconnects with low-k ILD (Smeys et al., 2000). RF features include high peak NFET performance (141 GHz f/sub T/ and 98 GHz f/sub max/ at V/sub ds/=1.2 V) and the following group of high-Q passives: inductor (peak simulated differential Q of 50 at 4 GHz, L=0.65 nH), MOS varactor, MIMCAP, and resistors.","PeriodicalId":232773,"journal":{"name":"2001 Symposium on VLSI Technology. Digest of Technical Papers (IEEE Cat. No.01 CH37184)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2001-06-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"39","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2001 Symposium on VLSI Technology. Digest of Technical Papers (IEEE Cat. No.01 CH37184)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIT.2001.934959","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 39

Abstract

Battery-operated electronic devices that can communicate wirelessly are becoming more and more pervasive. This trend is enabled by technologies that allow low-power digital and RF processing. We present here a 0.13 /spl mu/m, partially-depleted SOI CMOS technology with optimized power-saving and RF properties. Power-saving features include low-V/sub t/, thin-gate-oxide FETs for minimum power dissipation and high performance at low voltage (25 ps inverter delay at 0.7 V V/sub dd/); high-V/sub t/, thick-gate-oxide FETs for low-standby-power SRAM and logic-block power switches; and eight levels of Cu interconnects with low-k ILD (Smeys et al., 2000). RF features include high peak NFET performance (141 GHz f/sub T/ and 98 GHz f/sub max/ at V/sub ds/=1.2 V) and the following group of high-Q passives: inductor (peak simulated differential Q of 50 at 4 GHz, L=0.65 nH), MOS varactor, MIMCAP, and resistors.
0.13-/spl mu/m SOI CMOS技术,适用于低功耗数字和射频应用
可以无线通信的电池供电的电子设备正变得越来越普遍。这种趋势是由允许低功耗数字和射频处理的技术实现的。我们提出了一种0.13 /spl mu/m,部分耗尽的SOI CMOS技术,具有优化的节能和射频特性。省电特性包括低电压/次电压/薄栅氧化场效应管,具有最小的功耗和低电压下的高性能(0.7 V V/次电压/时25ps逆变器延迟);用于低备用功率SRAM和逻辑块功率开关的高v /sub /厚栅氧化场效应管;8个水平的Cu与低k ILD相互连接(Smeys等,2000)。射频特性包括峰值net性能(141 GHz f/sub T/和98 GHz f/sub max/ at V/sub ds/=1.2 V)和以下一组高Q无源:电感器(4 GHz时峰值模拟差分Q为50,L=0.65 nH), MOS变容管,MIMCAP和电阻。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信