Tutorial 6: Enhancing Yield through Design for Manufacturability (DFM)

P. Elakkumanan
{"title":"Tutorial 6: Enhancing Yield through Design for Manufacturability (DFM)","authors":"P. Elakkumanan","doi":"10.1109/ISQED.2008.177","DOIUrl":null,"url":null,"abstract":"Summary form only given. This part of the tutorial will discuss in detail the manufacturing challenges in nanoscale VLSI and consequent design for manufacturability (DFM) approaches by taking a holistic approach in analyzing and addressing different process variability effects. We review the dominant process variations in semiconductor manufacturing process that affect the design yield, show their impact on layout quality, and present currently practiced DFM techniques to mitigate the effect of these variations. We also discuss various manufacturing-aware physical and circuit design methodologies and techniques for parametric yield improvement. This includes correct-by-construction methodologies such as Restricted Design Rules (RDRs) as well as manufacturing aware design approaches. In addition, we will briefly mention some of the many accepted and possible mitigation techniques in design post processing (after tape-out) and will introduce the concept of manufacturing for design (MFD) through design-intent processing.","PeriodicalId":243121,"journal":{"name":"9th International Symposium on Quality Electronic Design (isqed 2008)","volume":"1120 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-03-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"9th International Symposium on Quality Electronic Design (isqed 2008)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISQED.2008.177","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Summary form only given. This part of the tutorial will discuss in detail the manufacturing challenges in nanoscale VLSI and consequent design for manufacturability (DFM) approaches by taking a holistic approach in analyzing and addressing different process variability effects. We review the dominant process variations in semiconductor manufacturing process that affect the design yield, show their impact on layout quality, and present currently practiced DFM techniques to mitigate the effect of these variations. We also discuss various manufacturing-aware physical and circuit design methodologies and techniques for parametric yield improvement. This includes correct-by-construction methodologies such as Restricted Design Rules (RDRs) as well as manufacturing aware design approaches. In addition, we will briefly mention some of the many accepted and possible mitigation techniques in design post processing (after tape-out) and will introduce the concept of manufacturing for design (MFD) through design-intent processing.
教程6:通过可制造性设计(DFM)提高良率
只提供摘要形式。本教程的这一部分将通过采用整体方法分析和解决不同的工艺可变性影响,详细讨论纳米级VLSI和随后的可制造性设计(DFM)方法中的制造挑战。我们回顾了半导体制造过程中影响设计良率的主要工艺变化,展示了它们对布局质量的影响,并介绍了目前实践的DFM技术来减轻这些变化的影响。我们还讨论了各种制造感知的物理和电路设计方法和技术,以提高参数良率。这包括按结构纠正的方法,如受限设计规则(rdr)以及制造感知设计方法。此外,我们将简要地提到一些在设计后处理(贴出后)中被接受的和可能的缓解技术,并将通过设计意图处理介绍为设计而制造(MFD)的概念。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信