Numerical study of side gate junction-less transistor in on state

A. Dehzangi, F. Larki, B. Majlis, M. Hamidon, M. Navasery, E. Gharibshahi, N. Khalilzadeh, M. Vakilian, E. Saion
{"title":"Numerical study of side gate junction-less transistor in on state","authors":"A. Dehzangi, F. Larki, B. Majlis, M. Hamidon, M. Navasery, E. Gharibshahi, N. Khalilzadeh, M. Vakilian, E. Saion","doi":"10.1109/RSM.2013.6706575","DOIUrl":null,"url":null,"abstract":"Side gate p-type Junctionless Silicon transistor is fabricated by AFM nanolithography on low-doped (105 cm-3) SOI wafer. In this work, the simulation characteristic of the device using TCAD Sentaurus in on state will be studied. The results show that the device is the pinch off transistor, works in on state for zero gate voltage in depletion mode. Negative gate voltage drives the device into on state, but unable to make significant effect on drain current as accmulation mode. Simulation results for valence band energy, electric field and hole density are investigated along the active regions. The influence of the electric field due to the applied voltages of VDS and VG on charge distribution is much more when the device operates at the saturation region. The hole quasi-Fermi level has a positive slope showing the current flows from source to drain.","PeriodicalId":346255,"journal":{"name":"RSM 2013 IEEE Regional Symposium on Micro and Nanoelectronics","volume":"119 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"RSM 2013 IEEE Regional Symposium on Micro and Nanoelectronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RSM.2013.6706575","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Side gate p-type Junctionless Silicon transistor is fabricated by AFM nanolithography on low-doped (105 cm-3) SOI wafer. In this work, the simulation characteristic of the device using TCAD Sentaurus in on state will be studied. The results show that the device is the pinch off transistor, works in on state for zero gate voltage in depletion mode. Negative gate voltage drives the device into on state, but unable to make significant effect on drain current as accmulation mode. Simulation results for valence band energy, electric field and hole density are investigated along the active regions. The influence of the electric field due to the applied voltages of VDS and VG on charge distribution is much more when the device operates at the saturation region. The hole quasi-Fermi level has a positive slope showing the current flows from source to drain.
边栅无结晶体管导通状态的数值研究
采用AFM纳米光刻技术,在低掺杂(105 cm-3) SOI晶圆上制备了侧栅p型无结硅晶体管。在本工作中,将研究使用TCAD Sentaurus在开启状态下对器件的仿真特性。结果表明,该器件为掐断型晶体管,在耗尽模式下工作在零栅极电压导通状态。负栅极电压驱动器件进入导通状态,但作为累加方式对漏极电流不能产生显著影响。研究了活性区的价带能、电场和空穴密度的模拟结果。当器件工作在饱和区时,由VDS和VG外加电压引起的电场对电荷分布的影响更大。孔准费米能级具有正斜率,表明电流从源极流向漏极。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信