Vector-radix IDCT implementation for MPEG decoding

M. Zhou
{"title":"Vector-radix IDCT implementation for MPEG decoding","authors":"M. Zhou","doi":"10.1109/ASIC.1995.580685","DOIUrl":null,"url":null,"abstract":"This paper introduces a hardware architecture and VHDL implementation of a Vector-Radix DCT/IDCT algorithm. The architecture provides a true generic structure for both DCT and IDCT. For MPEG-1 video IDCT, it can run at a low frequency of 27 MHz to meet the data rate at SIF resolution with the additional capability of handling part of an inverse quantization task. For MPEG-2 at MP@ML, the IDCT can be carried out at 81 MHz clock rate. The 8/spl times/8 implementation can also be easily upgraded to handle any N/spl times/N transform of power of two.","PeriodicalId":307095,"journal":{"name":"Proceedings of Eighth International Application Specific Integrated Circuits Conference","volume":"70 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1995-09-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of Eighth International Application Specific Integrated Circuits Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASIC.1995.580685","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

This paper introduces a hardware architecture and VHDL implementation of a Vector-Radix DCT/IDCT algorithm. The architecture provides a true generic structure for both DCT and IDCT. For MPEG-1 video IDCT, it can run at a low frequency of 27 MHz to meet the data rate at SIF resolution with the additional capability of handling part of an inverse quantization task. For MPEG-2 at MP@ML, the IDCT can be carried out at 81 MHz clock rate. The 8/spl times/8 implementation can also be easily upgraded to handle any N/spl times/N transform of power of two.
矢量基IDCT实现的MPEG解码
本文介绍了矢量基数DCT/IDCT算法的硬件结构和VHDL实现。该体系结构为DCT和IDCT提供了真正的通用结构。对于MPEG-1视频IDCT,它可以在27 MHz的低频下运行,以满足SIF分辨率下的数据速率,并具有处理部分逆量化任务的额外能力。对于MP@ML的MPEG-2, IDCT可以在81 MHz时钟速率下进行。8/spl倍/8的实现也可以很容易地升级,以处理任何N/spl倍/N变换的2次方。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信