A low-power parallel-to-serial conversion circuit for CMOS image sensors

Jicun Zhang, Nan Chen, Chuanming Liu, L. Yao
{"title":"A low-power parallel-to-serial conversion circuit for CMOS image sensors","authors":"Jicun Zhang, Nan Chen, Chuanming Liu, L. Yao","doi":"10.1109/ASICON.2015.7517092","DOIUrl":null,"url":null,"abstract":"A low-power parallel-to-serial conversion circuit for CMOS image sensors (CIS) aimed for high-data-rate and power-restricted applications, is introduced in this paper. Parallel data are scanned and serialized by the delay-locked loop (DLL)-based pulse generator, wired-AND circuit and a current-mode amplifier. Unlike the conventional parallel-to-serial conversion circuit in CMOS image sensors, the proposed circuit doesn't need a clock tree and therefore consumes much less power. The circuit is designed in a 0.35μm CMOS process. The simulation results show that the power consumption of the proposed parallel-to-serial conversion circuit is reduced significantly compared to the conventional circuits especially in high-data-rate CMOS image sensor applications. The proposed circuit for 12-bit × 256-column CMOS image sensor is capable to operate at the data rate of 600 Mbps consuming 4.07 mW, which is 0.7% and 2.5% of the power consumption of the conventional shift-register scheme and the clock-gating scheme, respectively.","PeriodicalId":382098,"journal":{"name":"International Conference on ASIC","volume":"18 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Conference on ASIC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASICON.2015.7517092","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

A low-power parallel-to-serial conversion circuit for CMOS image sensors (CIS) aimed for high-data-rate and power-restricted applications, is introduced in this paper. Parallel data are scanned and serialized by the delay-locked loop (DLL)-based pulse generator, wired-AND circuit and a current-mode amplifier. Unlike the conventional parallel-to-serial conversion circuit in CMOS image sensors, the proposed circuit doesn't need a clock tree and therefore consumes much less power. The circuit is designed in a 0.35μm CMOS process. The simulation results show that the power consumption of the proposed parallel-to-serial conversion circuit is reduced significantly compared to the conventional circuits especially in high-data-rate CMOS image sensor applications. The proposed circuit for 12-bit × 256-column CMOS image sensor is capable to operate at the data rate of 600 Mbps consuming 4.07 mW, which is 0.7% and 2.5% of the power consumption of the conventional shift-register scheme and the clock-gating scheme, respectively.
一种用于CMOS图像传感器的低功耗并行串行转换电路
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信