Bandwidth optimization of CMOS two-stage operational amplifiers under power consumption and area constraints

R. Zurla, A. Cabrini, G. Torelli
{"title":"Bandwidth optimization of CMOS two-stage operational amplifiers under power consumption and area constraints","authors":"R. Zurla, A. Cabrini, G. Torelli","doi":"10.1109/ICECS.2016.7841306","DOIUrl":null,"url":null,"abstract":"This paper studies the design of standard CMOS two-stage operational amplifiers under power consumption and area constraints. The focus of the work is unity-gain bandwidth optimization, which is achieved by means of a procedure based on numerical analysis that allows determining the optimum sizing of op-amp transistors and the compensation capacitance as well as the best splitting of the allowed bias current between the two stages. The paper also provides a simplified algebraic solution for the case of large capacitive loads. The results from the proposed optimization procedure are compared to circuit simulation.","PeriodicalId":205556,"journal":{"name":"2016 IEEE International Conference on Electronics, Circuits and Systems (ICECS)","volume":"237 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE International Conference on Electronics, Circuits and Systems (ICECS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECS.2016.7841306","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This paper studies the design of standard CMOS two-stage operational amplifiers under power consumption and area constraints. The focus of the work is unity-gain bandwidth optimization, which is achieved by means of a procedure based on numerical analysis that allows determining the optimum sizing of op-amp transistors and the compensation capacitance as well as the best splitting of the allowed bias current between the two stages. The paper also provides a simplified algebraic solution for the case of large capacitive loads. The results from the proposed optimization procedure are compared to circuit simulation.
功耗和面积约束下CMOS两级运算放大器的带宽优化
本文研究了在功耗和面积限制下标准CMOS两级运算放大器的设计。工作的重点是单位增益带宽优化,这是通过基于数值分析的程序来实现的,该程序可以确定运放晶体管的最佳尺寸和补偿电容,以及两个级之间允许的偏置电流的最佳分割。本文还对大容性负载的情况给出了简化的代数解法。将所提出的优化过程的结果与电路仿真进行了比较。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信