Thermal characterization of Fan-in Package-on-Packages

Nandini Nagendrappa, Nicole Okamoto, F. Barez
{"title":"Thermal characterization of Fan-in Package-on-Packages","authors":"Nandini Nagendrappa, Nicole Okamoto, F. Barez","doi":"10.1109/STHERM.2010.5444317","DOIUrl":null,"url":null,"abstract":"The 3D market continues to be driven by mobile applications. The technology integrates devices or packages in the vertical direction to achieve reduction in size and cost along with high performance, challenging IC package designers to maintain a low enough junction temperature without using fans and heat sinks. The study carried out in the paper investigates the effect of design criteria on the thermal performance of a new generation of stacked packages, called Fan-in Package-on-Packages (FiPoPs). The main goal of the undertaken project was to investigate the change in thermal performance in the test model due to variation in the internal thermal design parameters only. Based on the research of earlier generation models, the parameters chosen to analyze in this work included (a) number of thermal vias (b) solder ball I/O density and (c) die size. Due to limited design information pertaining FiPoPs, geometrical and materials parameters for a typical FiPoP were acquired from Statschippac, Inc. This stacked package within FiPoP chosen for analysis included two metal layers, 14 × 14 mm body size, 9 mm × 9 mm die size, 0.075 mm thickness for both top and bottom packages and 0.5 mm solder ball pitch. The results presented by the study show that the thermal resistance of the bottom package of a FiPoP decreases with increase in number of thermal vias and solder balls placed under the package. The decrease in thermal resistance with addition of thermal vias alone is small; solder balls must be added as well to result in significant improvement. As expected, the thermal resistance of the entire package increases as the die size drops.","PeriodicalId":111882,"journal":{"name":"2010 26th Annual IEEE Semiconductor Thermal Measurement and Management Symposium (SEMI-THERM)","volume":"275 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-04-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 26th Annual IEEE Semiconductor Thermal Measurement and Management Symposium (SEMI-THERM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/STHERM.2010.5444317","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

The 3D market continues to be driven by mobile applications. The technology integrates devices or packages in the vertical direction to achieve reduction in size and cost along with high performance, challenging IC package designers to maintain a low enough junction temperature without using fans and heat sinks. The study carried out in the paper investigates the effect of design criteria on the thermal performance of a new generation of stacked packages, called Fan-in Package-on-Packages (FiPoPs). The main goal of the undertaken project was to investigate the change in thermal performance in the test model due to variation in the internal thermal design parameters only. Based on the research of earlier generation models, the parameters chosen to analyze in this work included (a) number of thermal vias (b) solder ball I/O density and (c) die size. Due to limited design information pertaining FiPoPs, geometrical and materials parameters for a typical FiPoP were acquired from Statschippac, Inc. This stacked package within FiPoP chosen for analysis included two metal layers, 14 × 14 mm body size, 9 mm × 9 mm die size, 0.075 mm thickness for both top and bottom packages and 0.5 mm solder ball pitch. The results presented by the study show that the thermal resistance of the bottom package of a FiPoP decreases with increase in number of thermal vias and solder balls placed under the package. The decrease in thermal resistance with addition of thermal vias alone is small; solder balls must be added as well to result in significant improvement. As expected, the thermal resistance of the entire package increases as the die size drops.
扇内封装对封装的热特性
3D市场继续受到移动应用程序的推动。该技术将器件或封装在垂直方向上集成,以实现尺寸和成本的减小以及高性能,挑战IC封装设计人员在不使用风扇和散热器的情况下保持足够低的结温。论文中进行的研究调查了设计标准对新一代堆叠封装的热性能的影响,称为风扇内包上包(fipop)。所承担的项目的主要目标是调查由于内部热设计参数的变化而导致的测试模型的热性能变化。基于前几代模型的研究,本文选择的分析参数包括(a)热通孔数量(b)焊球I/O密度(c)芯片尺寸。由于有关FiPoP的设计信息有限,典型FiPoP的几何和材料参数从Statschippac公司获得。选择用于分析的FiPoP内堆叠封装包括两个金属层,14 × 14 mm的主体尺寸,9 mm × 9 mm的模具尺寸,顶部和底部封装的厚度均为0.075 mm,焊球间距为0.5 mm。研究结果表明,FiPoP底部封装的热阻随着封装下热通孔和焊球数量的增加而减小。单独增加热通孔对热阻的降低很小;还必须添加焊料球,以显著改善性能。正如预期的那样,整个封装的热阻随着模具尺寸的减小而增加。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信