E. Mensink, D. Schinkel, E. Klumperink, E. V. Tuijl, B. Nauta
{"title":"Optimally-placed twists in global on-chip differential interconnects","authors":"E. Mensink, D. Schinkel, E. Klumperink, E. V. Tuijl, B. Nauta","doi":"10.1109/ESSCIR.2005.1541663","DOIUrl":null,"url":null,"abstract":"A bus-transceiver test chip in 0.13 /spl mu/m CMOS achieves 3 Gb/s/ch over 10 mm long uninterrupted differential interconnect of only 0.8 /spl mu/m pitch. As crosstalk would impede this high data rate, twists are used. Analysis shows that the optimal positions of the twists depend on the termination of the interconnect. Theory and measurements show that only one twist at 50% of the even interconnects, two twists at 30% and 70% of the odd interconnects and equal source and load impedances are very effective in mitigating the crosstalk.","PeriodicalId":239980,"journal":{"name":"Proceedings of the 31st European Solid-State Circuits Conference, 2005. ESSCIRC 2005.","volume":"150 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-12-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 31st European Solid-State Circuits Conference, 2005. ESSCIRC 2005.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIR.2005.1541663","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9
Abstract
A bus-transceiver test chip in 0.13 /spl mu/m CMOS achieves 3 Gb/s/ch over 10 mm long uninterrupted differential interconnect of only 0.8 /spl mu/m pitch. As crosstalk would impede this high data rate, twists are used. Analysis shows that the optimal positions of the twists depend on the termination of the interconnect. Theory and measurements show that only one twist at 50% of the even interconnects, two twists at 30% and 70% of the odd interconnects and equal source and load impedances are very effective in mitigating the crosstalk.