Optimally-placed twists in global on-chip differential interconnects

E. Mensink, D. Schinkel, E. Klumperink, E. V. Tuijl, B. Nauta
{"title":"Optimally-placed twists in global on-chip differential interconnects","authors":"E. Mensink, D. Schinkel, E. Klumperink, E. V. Tuijl, B. Nauta","doi":"10.1109/ESSCIR.2005.1541663","DOIUrl":null,"url":null,"abstract":"A bus-transceiver test chip in 0.13 /spl mu/m CMOS achieves 3 Gb/s/ch over 10 mm long uninterrupted differential interconnect of only 0.8 /spl mu/m pitch. As crosstalk would impede this high data rate, twists are used. Analysis shows that the optimal positions of the twists depend on the termination of the interconnect. Theory and measurements show that only one twist at 50% of the even interconnects, two twists at 30% and 70% of the odd interconnects and equal source and load impedances are very effective in mitigating the crosstalk.","PeriodicalId":239980,"journal":{"name":"Proceedings of the 31st European Solid-State Circuits Conference, 2005. ESSCIRC 2005.","volume":"150 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-12-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 31st European Solid-State Circuits Conference, 2005. ESSCIRC 2005.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIR.2005.1541663","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

Abstract

A bus-transceiver test chip in 0.13 /spl mu/m CMOS achieves 3 Gb/s/ch over 10 mm long uninterrupted differential interconnect of only 0.8 /spl mu/m pitch. As crosstalk would impede this high data rate, twists are used. Analysis shows that the optimal positions of the twists depend on the termination of the interconnect. Theory and measurements show that only one twist at 50% of the even interconnects, two twists at 30% and 70% of the odd interconnects and equal source and load impedances are very effective in mitigating the crosstalk.
全球片上差分互连的最佳位置扭转
采用0.13 /spl mu/m CMOS的总线收发器测试芯片,在间距仅为0.8 /spl mu/m的10mm长不间断差分互连中实现了3gb /s/ch。由于串扰会阻碍这种高数据速率,所以使用了扭转。分析表明,扭转的最佳位置取决于互连的终止。理论和测量表明,在50%的偶线处只需要一个扭转,在30%和70%的偶线处只需要两个扭转,并且源负载阻抗相等,就可以非常有效地减轻串扰。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信