Towards a power and energy efficient use of partial dynamic reconfiguration

Robin Bonamy, D. Chillet, O. Sentieys, S. Bilavarn
{"title":"Towards a power and energy efficient use of partial dynamic reconfiguration","authors":"Robin Bonamy, D. Chillet, O. Sentieys, S. Bilavarn","doi":"10.1109/ReCoSoC.2011.5981540","DOIUrl":null,"url":null,"abstract":"Nowadays, System-on-Chip architectures are composed of several execution resources which support complex applications. These applications increasingly need flexibility to adapt to their environment. Embed a reconfigurable resource in these SoC enables to flexibilize the hardware by sharing silicon area and limiting the cost of the global circuit. Partial reconfiguration is more and more used since it enables to fully exploit the resource but there is few work in the characterization of the energy consumption during reconfiguration. This paper presents the work on modeling energy using partial dynamic reconfiguration with empty tasks to reduce power consumption and an example on an application.","PeriodicalId":103130,"journal":{"name":"6th International Workshop on Reconfigurable Communication-Centric Systems-on-Chip (ReCoSoC)","volume":"5 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-06-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"6th International Workshop on Reconfigurable Communication-Centric Systems-on-Chip (ReCoSoC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ReCoSoC.2011.5981540","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

Nowadays, System-on-Chip architectures are composed of several execution resources which support complex applications. These applications increasingly need flexibility to adapt to their environment. Embed a reconfigurable resource in these SoC enables to flexibilize the hardware by sharing silicon area and limiting the cost of the global circuit. Partial reconfiguration is more and more used since it enables to fully exploit the resource but there is few work in the characterization of the energy consumption during reconfiguration. This paper presents the work on modeling energy using partial dynamic reconfiguration with empty tasks to reduce power consumption and an example on an application.
朝着电力和能源高效利用的部分动态重新配置
目前,片上系统架构由多个支持复杂应用程序的执行资源组成。这些应用程序越来越需要灵活性来适应它们的环境。在这些SoC中嵌入可重构资源可以通过共享硅面积和限制全局电路的成本来实现硬件的灵活性。部分重构由于能够充分利用资源而得到越来越多的应用,但对重构过程中能量消耗的表征研究却很少。本文介绍了利用带空任务的局部动态重构来降低能耗的建模工作,并给出了一个应用实例。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信