Wafer bonding for intelligent power ICs: integration of vertical structures

C. Harendt, W. Wondrak, U. Apel, H. Graf, B. Hofflinger, J. Korec, E. Penteker
{"title":"Wafer bonding for intelligent power ICs: integration of vertical structures","authors":"C. Harendt, W. Wondrak, U. Apel, H. Graf, B. Hofflinger, J. Korec, E. Penteker","doi":"10.1109/SOI.1995.526505","DOIUrl":null,"url":null,"abstract":"Intelligent power ICs are increasingly desired for applications in automotive electronics, motor control devices or flat panel displays. In order to meet the requirements regarding reliability, low area consumption and flexibility the dielectric isolation is superior to the other isolation techniques such as self isolation or junction isolation. Integrated power devices on fully isolated SOI wafers showed the advantages of bonded SOI material for this application. However, the full isolation restricts the power devices to area consuming lateral devices or up-drain DMOS type devices only suitable for medium power applications. Devices with high current and high breakdown voltage capability require vertical transistor types. So far, different attempts have been made to integrate vertical connected and dielectrically isolated areas on one wafer. We have developed a process, which allows the fabrication of vertical connected areas and device isolation before bonding and requires no special alignment. First, the area for the vertical contact is patterned and covered with a silicon nitride layer. Subsequently, V-grooves are patterned, etched and thermally oxidised. After removal of the nitride layer the V-grooves are filled with polysilicon. Depending on the deposition conditions, the vertical contact area is filled with polysilicon or epitaxial grown silicon. Thinning occurs by chemo-mechanical polishing. As in the \"classical\" DI process the oxide at the bottom of the V-groove serves as a polishing stop resulting in a better SOI thickness uniformity.","PeriodicalId":149490,"journal":{"name":"1995 IEEE International SOI Conference Proceedings","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"1995-10-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"1995 IEEE International SOI Conference Proceedings","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SOI.1995.526505","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

Intelligent power ICs are increasingly desired for applications in automotive electronics, motor control devices or flat panel displays. In order to meet the requirements regarding reliability, low area consumption and flexibility the dielectric isolation is superior to the other isolation techniques such as self isolation or junction isolation. Integrated power devices on fully isolated SOI wafers showed the advantages of bonded SOI material for this application. However, the full isolation restricts the power devices to area consuming lateral devices or up-drain DMOS type devices only suitable for medium power applications. Devices with high current and high breakdown voltage capability require vertical transistor types. So far, different attempts have been made to integrate vertical connected and dielectrically isolated areas on one wafer. We have developed a process, which allows the fabrication of vertical connected areas and device isolation before bonding and requires no special alignment. First, the area for the vertical contact is patterned and covered with a silicon nitride layer. Subsequently, V-grooves are patterned, etched and thermally oxidised. After removal of the nitride layer the V-grooves are filled with polysilicon. Depending on the deposition conditions, the vertical contact area is filled with polysilicon or epitaxial grown silicon. Thinning occurs by chemo-mechanical polishing. As in the "classical" DI process the oxide at the bottom of the V-groove serves as a polishing stop resulting in a better SOI thickness uniformity.
智能功率集成电路的晶圆键合:垂直结构的集成
智能电源ic越来越多地应用于汽车电子,电机控制设备或平板显示器。为了满足对可靠性、低面积消耗和灵活性的要求,介质隔离优于自隔离或结隔离等其他隔离技术。在完全隔离的SOI晶圆上集成电源器件显示了键合SOI材料在此应用中的优势。但是,完全隔离将功率器件限制为仅适用于中等功率应用的面积消耗侧器件或上漏DMOS类型器件。具有高电流和高击穿电压能力的器件需要垂直晶体管类型。到目前为止,已经进行了不同的尝试,将垂直连接和介电隔离的区域集成在一个晶圆上。我们已经开发了一种工艺,允许在键合之前制造垂直连接区域和设备隔离,并且不需要特殊的校准。首先,对垂直接触区域进行图案化并覆盖氮化硅层。随后,v型槽被图案化、蚀刻和热氧化。除去氮化层后,v型槽内填充多晶硅。根据沉积条件,垂直接触区填充多晶硅或外延生长硅。通过化学-机械抛光发生变薄。与“经典”的直喷工艺一样,v型槽底部的氧化物起到抛光停止的作用,从而获得更好的SOI厚度均匀性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信