ILP based don't care bits filling technique for reducing capture power

Rohini Gulve, Virendra Singh
{"title":"ILP based don't care bits filling technique for reducing capture power","authors":"Rohini Gulve, Virendra Singh","doi":"10.1109/EWDTS.2016.7807649","DOIUrl":null,"url":null,"abstract":"Modern design for testability (DFT) techniques support the application of non-functional vectors with increased controllability, observability and ease of test generation complexity. High power demand due to excessive switching activity in test mode causes false failure, test escape and reliability issues. Therefore, generating power safe pattern test is an active research topic. Don't care bits present in the test set can be filled to minimize the capture power consumption due to delay test. In this paper, we formulate an optimization problem using integer linear programing. The proposed ILP based methodology is applicable for both launch-on-capture (LOC) and lunch-of-shift (LOS) schemes under minimization constraints for total capture switching activity reduction without any alteration in already existing automatic test pattern generation (ATPG) tools. Proposed formulation reduces peak weighted switching activity by 25% to 60% and average by 40% to 88% w.r.t randomly filled patterns.","PeriodicalId":364686,"journal":{"name":"2016 IEEE East-West Design & Test Symposium (EWDTS)","volume":"121 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE East-West Design & Test Symposium (EWDTS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EWDTS.2016.7807649","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

Abstract

Modern design for testability (DFT) techniques support the application of non-functional vectors with increased controllability, observability and ease of test generation complexity. High power demand due to excessive switching activity in test mode causes false failure, test escape and reliability issues. Therefore, generating power safe pattern test is an active research topic. Don't care bits present in the test set can be filled to minimize the capture power consumption due to delay test. In this paper, we formulate an optimization problem using integer linear programing. The proposed ILP based methodology is applicable for both launch-on-capture (LOC) and lunch-of-shift (LOS) schemes under minimization constraints for total capture switching activity reduction without any alteration in already existing automatic test pattern generation (ATPG) tools. Proposed formulation reduces peak weighted switching activity by 25% to 60% and average by 40% to 88% w.r.t randomly filled patterns.
基于ILP的任意位填充技术,降低捕获功率
现代可测试性设计(DFT)技术支持非功能向量的应用,增加了可控性、可观察性和易于测试生成的复杂性。在测试模式下,由于过度的开关活动而导致的高功率需求会导致假故障、测试逃逸和可靠性问题。因此,发电安全型式试验是一个活跃的研究课题。不要在意测试集中存在的比特可以被填充,以最小化由于延迟测试而导致的捕获功耗。本文用整数线性规划的方法给出了一个优化问题。所提出的基于ILP的方法适用于发射-捕获(LOC)和转移-午餐(LOS)方案,在最小化约束下减少总捕获切换活动,而不会改变现有的自动测试模式生成(ATPG)工具。所提出的公式将峰值加权开关活动降低了25%至60%,平均降低了40%至88%的w.r.t随机填充模式。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信