Are on-chip power-ground planes really needed? A signal integrity perspective

I. Elfadel, P. Feldmann, H. Chen, D. Ostapko
{"title":"Are on-chip power-ground planes really needed? A signal integrity perspective","authors":"I. Elfadel, P. Feldmann, H. Chen, D. Ostapko","doi":"10.1109/EPEP.2004.1407618","DOIUrl":null,"url":null,"abstract":"We use the on-chip bus characterization methodology of to study the impact of the on-chip power distribution system on the signal integrity of a 12-line bus. We compare two power supply systems implemented in the same Cu BEOL stack: an entirely grid-based system and a system similar to in that it contains one metal layer dedicated to V/sub dd/ and one metal layer dedicated to V/sub ss/. We show that while the dedicated power/ground layers do contribute to the mitigation of the inductive and return-path impedance effects, the ultimate signal integrity of the on-chip bus depends on the interplay between resistive losses, electromagnetic couplings (capacitive and inductive), and the driving and receiving circuitry.","PeriodicalId":143349,"journal":{"name":"Electrical Performance of Electronic Packaging - 2004","volume":"19 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-10-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Electrical Performance of Electronic Packaging - 2004","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPEP.2004.1407618","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

We use the on-chip bus characterization methodology of to study the impact of the on-chip power distribution system on the signal integrity of a 12-line bus. We compare two power supply systems implemented in the same Cu BEOL stack: an entirely grid-based system and a system similar to in that it contains one metal layer dedicated to V/sub dd/ and one metal layer dedicated to V/sub ss/. We show that while the dedicated power/ground layers do contribute to the mitigation of the inductive and return-path impedance effects, the ultimate signal integrity of the on-chip bus depends on the interplay between resistive losses, electromagnetic couplings (capacitive and inductive), and the driving and receiving circuitry.
芯片上的电源-地平面真的需要吗?信号完整性视角
我们使用片上总线表征方法来研究片上配电系统对12线总线信号完整性的影响。我们比较了在相同的Cu BEOL堆栈中实现的两个电源系统:一个完全基于电网的系统和一个类似的系统,因为它包含一个专用于V/sub dd/的金属层和一个专用于V/sub ss/的金属层。我们表明,虽然专用电源/接地层确实有助于减轻电感和返回路径阻抗效应,但片上总线的最终信号完整性取决于电阻损耗、电磁耦合(电容和电感)以及驱动和接收电路之间的相互作用。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信