A design of full-CMOS VDSL2 receiver in 0.25μm CMOS process

Young-Shin Kim, Younggun Pu, Tai-Young Kim, Hoohyun Cho, D. Ko, Kangyoon Lee, Tai-Hyung Kim, Joon-Beom Lee
{"title":"A design of full-CMOS VDSL2 receiver in 0.25μm CMOS process","authors":"Young-Shin Kim, Younggun Pu, Tai-Young Kim, Hoohyun Cho, D. Ko, Kangyoon Lee, Tai-Hyung Kim, Joon-Beom Lee","doi":"10.1109/SOCDC.2008.4815640","DOIUrl":null,"url":null,"abstract":"This paper presents a full-CMOS single-chip Receiver PHY IC for VDSL2 systems. In the receiver part, the low-pass filter, VGA, and ADC is designed to have a wide dynamic range and gain control range because the signal from the VDSL2 line is variable depending on the distance. This chip is fabricated with 0.25 mum CMOS technology, and the die area is 5 mm times 5 mm. The power consumption is 250 mW at 2.5 V supply voltage in Rx mode.","PeriodicalId":405078,"journal":{"name":"2008 International SoC Design Conference","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 International SoC Design Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SOCDC.2008.4815640","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

This paper presents a full-CMOS single-chip Receiver PHY IC for VDSL2 systems. In the receiver part, the low-pass filter, VGA, and ADC is designed to have a wide dynamic range and gain control range because the signal from the VDSL2 line is variable depending on the distance. This chip is fabricated with 0.25 mum CMOS technology, and the die area is 5 mm times 5 mm. The power consumption is 250 mW at 2.5 V supply voltage in Rx mode.
基于0.25μm CMOS工艺的全CMOS VDSL2接收机设计
本文介绍了一种用于VDSL2系统的全cmos单片接收PHY IC。在接收器部分,低通滤波器、VGA和ADC被设计成具有宽的动态范围和增益控制范围,因为来自VDSL2线的信号会随着距离的变化而变化。该芯片采用0.25 mm CMOS技术制造,芯片面积为5mm × 5mm。在Rx模式下,功耗为250mw,电源电压为2.5 V。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信