{"title":"Design of Matrix Controller for Hybrid Pixel Detectors","authors":"Bartosz Tutro, Kacper Urbanski, R. Szczygiel","doi":"10.23919/MIXDES.2018.8436909","DOIUrl":null,"url":null,"abstract":"Hybrid pixel detectors used for radiation imaging consist of a pixelated semiconductor sensor connected to a readout ASIC with a pixel matrix of the same geometry. The achievable frame rate and possible applications of the detector depend heavily on the pixel matrix controlling logic and the chip-to-world interface. In this paper we present the design of a controller for a pixel matrix which provides timing control of the matrix with the resolution of 2.5 ns, and an effective output data rate of 12.8 Gbps, at 400 MHz system clock. The controller was implemented in 40 nm CMOS technology, connected to 64 × 64 matrix of 50 μm × 50 μm pixels.","PeriodicalId":349007,"journal":{"name":"2018 25th International Conference \"Mixed Design of Integrated Circuits and System\" (MIXDES)","volume":"55 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 25th International Conference \"Mixed Design of Integrated Circuits and System\" (MIXDES)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.23919/MIXDES.2018.8436909","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
Hybrid pixel detectors used for radiation imaging consist of a pixelated semiconductor sensor connected to a readout ASIC with a pixel matrix of the same geometry. The achievable frame rate and possible applications of the detector depend heavily on the pixel matrix controlling logic and the chip-to-world interface. In this paper we present the design of a controller for a pixel matrix which provides timing control of the matrix with the resolution of 2.5 ns, and an effective output data rate of 12.8 Gbps, at 400 MHz system clock. The controller was implemented in 40 nm CMOS technology, connected to 64 × 64 matrix of 50 μm × 50 μm pixels.