Synthesis of Analog IC Building Blocks

A. Agarwal, C. Shekhar
{"title":"Synthesis of Analog IC Building Blocks","authors":"A. Agarwal, C. Shekhar","doi":"10.1109/ISVLSI.2011.37","DOIUrl":null,"url":null,"abstract":"A new methodology based on the concept of performance based figure of merit, has been proposed for synthesizing optimal performance differential input-stage amplifiers and second stage amplifier under the constraints of area. This concept has been validated with examples both at low and medium frequencies. The proposed figures of merit proposed for different structures and in different frequency domains peak at certain values of relative area allocation to the input transistors in the range of 62 % to 92 % of the available area. The peak achievable value of the figure of merit is a function of both area and power. It is observed that the performance parameters, i.e. differential dc voltage gain, unity-gain bandwidth and input-referred noise achieved at peak figure of merit are very close to their best individually achievable values. Using this concept, a CAD tool has been developed in C/C++, for the synthesis of differential amplifiers and tested for 2400 design-syntheses with varying dc power, differential dc voltage gain, unity-gain bandwidth and input-referred noise. The synthesized circuits are mainly governed by power and noise. At a constant power, area required increases exponentially with the requirement of reduced input-referred noise. Area requirement can also be reduced at the cost of increased power consumption for the same input-referred noise. Hence, a clear Area -- Power tradeoff is seen in the synthesized designs.","PeriodicalId":167365,"journal":{"name":"2011 IEEE Computer Society Annual Symposium on VLSI","volume":"3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-07-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 IEEE Computer Society Annual Symposium on VLSI","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISVLSI.2011.37","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

A new methodology based on the concept of performance based figure of merit, has been proposed for synthesizing optimal performance differential input-stage amplifiers and second stage amplifier under the constraints of area. This concept has been validated with examples both at low and medium frequencies. The proposed figures of merit proposed for different structures and in different frequency domains peak at certain values of relative area allocation to the input transistors in the range of 62 % to 92 % of the available area. The peak achievable value of the figure of merit is a function of both area and power. It is observed that the performance parameters, i.e. differential dc voltage gain, unity-gain bandwidth and input-referred noise achieved at peak figure of merit are very close to their best individually achievable values. Using this concept, a CAD tool has been developed in C/C++, for the synthesis of differential amplifiers and tested for 2400 design-syntheses with varying dc power, differential dc voltage gain, unity-gain bandwidth and input-referred noise. The synthesized circuits are mainly governed by power and noise. At a constant power, area required increases exponentially with the requirement of reduced input-referred noise. Area requirement can also be reduced at the cost of increased power consumption for the same input-referred noise. Hence, a clear Area -- Power tradeoff is seen in the synthesized designs.
模拟集成电路构建模块的合成
在面积约束下,提出了一种综合差分输入级放大器和二阶放大器最优性能的新方法。这一概念已在低、中频的例子中得到验证。对于不同的结构和不同的频域,所提出的优点数字在输入晶体管的相对面积分配的一定值达到峰值,范围为可用面积的62%至92%。优点图的峰值可达到值是面积和功率的函数。可以观察到,性能参数,即差分直流电压增益、单位增益带宽和在峰值性能图上实现的输入参考噪声非常接近它们各自可实现的最佳值。利用这一概念,在C/ c++语言中开发了一个用于差分放大器合成的CAD工具,并对具有不同直流功率、差分直流电压增益、单位增益带宽和输入参考噪声的2400次设计合成进行了测试。合成电路主要受功率和噪声的控制。在一定的功率下,所需的面积随着降低输入参考噪声的要求呈指数增长。面积要求也可以降低,但代价是在相同的输入参考噪声下增加功耗。因此,在综合设计中可以看到明显的面积-功率权衡。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信