Design methodology for Carbon Nanotube based circuits in the presence of metallic tubes

R. Ashraf, Rajeev K. Nain, M. Chrzanowska-Jeske, S. Narendra
{"title":"Design methodology for Carbon Nanotube based circuits in the presence of metallic tubes","authors":"R. Ashraf, Rajeev K. Nain, M. Chrzanowska-Jeske, S. Narendra","doi":"10.1109/NANOARCH.2010.5510924","DOIUrl":null,"url":null,"abstract":"Carbon Nanotube Field Effect Transistor (CNFET) has a potential to become successor of Si-CMOS devices because of its excellent electronic properties. One of the most important challenges for the CNT-based technology is the undesired presence of metallic tubes which adversely impacts the performance, power and yield of CNT based circuits. Different tube configurations in CNFET transistor like Parallel Tube (PT) and Transistor Stacking (TrS) can be used to trade-off yield for performance. The Monte Carlo (MC) simulations of a full adder show that TrS implementation along with parallelism in the critical path can result in the same performance as the PT implementation (demonstrated significant improvements over CMOS) but with 4X increased functional yield and 6X reduced static power. Furthermore, we proposed architecture based on regular logic bricks that are designed using different tube configurations. Monte Carlo simulations show that for 10% metallic tubes logic bricks implemented with hybrid configurations of CNFETs can help to reduce the performance impact by 2X as compared to homogeneous bricks implemented with only TrS CNFETs. In comparison to homogeneous bricks realized with only PT CNFETs, the static power can be reduced by 2X and yield can be increased from 22% to 54%.","PeriodicalId":306717,"journal":{"name":"2010 IEEE/ACM International Symposium on Nanoscale Architectures","volume":"25 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-06-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 IEEE/ACM International Symposium on Nanoscale Architectures","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NANOARCH.2010.5510924","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

Abstract

Carbon Nanotube Field Effect Transistor (CNFET) has a potential to become successor of Si-CMOS devices because of its excellent electronic properties. One of the most important challenges for the CNT-based technology is the undesired presence of metallic tubes which adversely impacts the performance, power and yield of CNT based circuits. Different tube configurations in CNFET transistor like Parallel Tube (PT) and Transistor Stacking (TrS) can be used to trade-off yield for performance. The Monte Carlo (MC) simulations of a full adder show that TrS implementation along with parallelism in the critical path can result in the same performance as the PT implementation (demonstrated significant improvements over CMOS) but with 4X increased functional yield and 6X reduced static power. Furthermore, we proposed architecture based on regular logic bricks that are designed using different tube configurations. Monte Carlo simulations show that for 10% metallic tubes logic bricks implemented with hybrid configurations of CNFETs can help to reduce the performance impact by 2X as compared to homogeneous bricks implemented with only TrS CNFETs. In comparison to homogeneous bricks realized with only PT CNFETs, the static power can be reduced by 2X and yield can be increased from 22% to 54%.
金属管存在下碳纳米管电路的设计方法
碳纳米管场效应晶体管(CNFET)由于其优异的电子性能,具有成为Si-CMOS器件后继器件的潜力。基于碳纳米管的技术面临的最重要的挑战之一是不希望金属管的存在,这会对基于碳纳米管的电路的性能、功率和产量产生不利影响。在CNFET晶体管中,平行管(PT)和晶体管堆叠(TrS)等不同的管配置可以用来权衡良率和性能。全加法器的蒙特卡罗(MC)模拟表明,TrS实现以及关键路径中的并行性可以产生与PT实现相同的性能(与CMOS相比有显着改进),但功能产率提高了4倍,静态功率降低了6倍。此外,我们提出了基于使用不同管道配置设计的规则逻辑块的体系结构。蒙特卡罗模拟表明,与仅使用TrS cnfet实现的均匀砖相比,使用混合配置cnfet实现的10%金属管逻辑砖可以将性能影响降低2倍。与仅使用PT cnfet实现的均质砖相比,静态功率可降低2倍,收率可从22%提高到54%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信