Oversampled Sigma Delta ADC decimation filter: Design techniques, challenges, tradeoffs and optimization

Nasir N. Hurrah, Zubair Jan, A. Bhardwaj, S. A. Parah, A. Pandit
{"title":"Oversampled Sigma Delta ADC decimation filter: Design techniques, challenges, tradeoffs and optimization","authors":"Nasir N. Hurrah, Zubair Jan, A. Bhardwaj, S. A. Parah, A. Pandit","doi":"10.1109/RAECS.2015.7453347","DOIUrl":null,"url":null,"abstract":"With the rapid developments in the IC technology and signal processing oversampled Sigma Delta (ΣΔ) ADCs have become the absolute choice among the competent data converters due to their efficient architectures and ease of implementation in VLSI technology. Their efficiency lies in the schemes to decrease area, reduce power consumption and ways to improve frequency response without putting any stress on design cost and compatibility factor. They have their own issues which need to be improved or optimized in order to run neck by neck for being compatible for the efficient designs. Decimation filter being the important block in the ΣΔ ADCs needs some improvements in some areas for meeting the demands of an efficient design. This paper presents a brief overview of ΣΔ ADCs, various techniques of decimation filter design and different architectures, design methods, and practical issues, solutions and tradeoffs.","PeriodicalId":256314,"journal":{"name":"2015 2nd International Conference on Recent Advances in Engineering & Computational Sciences (RAECS)","volume":"140 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 2nd International Conference on Recent Advances in Engineering & Computational Sciences (RAECS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RAECS.2015.7453347","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12

Abstract

With the rapid developments in the IC technology and signal processing oversampled Sigma Delta (ΣΔ) ADCs have become the absolute choice among the competent data converters due to their efficient architectures and ease of implementation in VLSI technology. Their efficiency lies in the schemes to decrease area, reduce power consumption and ways to improve frequency response without putting any stress on design cost and compatibility factor. They have their own issues which need to be improved or optimized in order to run neck by neck for being compatible for the efficient designs. Decimation filter being the important block in the ΣΔ ADCs needs some improvements in some areas for meeting the demands of an efficient design. This paper presents a brief overview of ΣΔ ADCs, various techniques of decimation filter design and different architectures, design methods, and practical issues, solutions and tradeoffs.
过采样Sigma Delta ADC抽取滤波器:设计技术,挑战,权衡和优化
随着IC技术和信号处理技术的快速发展,过采样Sigma Delta (ΣΔ) adc因其高效的架构和易于在VLSI技术中实现而成为胜任数据转换器的绝对选择。它们的效率在于在不考虑设计成本和兼容性因素的情况下,减小面积、降低功耗和改善频率响应的方案。它们都有自己的问题需要改进或优化,以便与高效设计相兼容。抽取滤波器作为ΣΔ数模转换器的重要模块,需要在某些方面进行改进,以满足高效设计的要求。本文简要介绍了ΣΔ adc,各种抽取滤波器设计技术和不同的架构,设计方法,以及实际问题,解决方案和权衡。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信