B. N. K. Reddy, M. H. Vasantha, Kumar Y. B. Nithin
{"title":"A Gracefully Degrading and Energy-Efficient Fault Tolerant NoC Using Spare Core","authors":"B. N. K. Reddy, M. H. Vasantha, Kumar Y. B. Nithin","doi":"10.1109/ISVLSI.2016.80","DOIUrl":null,"url":null,"abstract":"Reliability is a significant strategy concern for modern day multi core embedded systems. On chip communicating systems are vulnerable to permanent network faults and transient faults which might essentially affect the performance of the system. Targeting at fault tolerance solution for cores with faults in Network on Chip (NoC), this paper proposes an energy efficient fault tolerant NoC architecture using spare core. The proposed strategy comprises of finding smallest rectangular region to place the given application using a heuristic technique, and mapping vertices within the selected region, and selecting a region which results maximum overall performance and minimum communication energy. Spare core is placed within a region and connected to the vertices. Many application core graphs are used to evaluate the proposed technique. The simulation outcomes of many fault injection tests indicate that the proposed technique results in performance enhancement while also saving communication energy.","PeriodicalId":140647,"journal":{"name":"2016 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-07-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"62","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISVLSI.2016.80","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 62
Abstract
Reliability is a significant strategy concern for modern day multi core embedded systems. On chip communicating systems are vulnerable to permanent network faults and transient faults which might essentially affect the performance of the system. Targeting at fault tolerance solution for cores with faults in Network on Chip (NoC), this paper proposes an energy efficient fault tolerant NoC architecture using spare core. The proposed strategy comprises of finding smallest rectangular region to place the given application using a heuristic technique, and mapping vertices within the selected region, and selecting a region which results maximum overall performance and minimum communication energy. Spare core is placed within a region and connected to the vertices. Many application core graphs are used to evaluate the proposed technique. The simulation outcomes of many fault injection tests indicate that the proposed technique results in performance enhancement while also saving communication energy.
可靠性是现代多核嵌入式系统的一个重要战略问题。片上通信系统容易受到永久网络故障和瞬态故障的影响,这些故障可能会严重影响系统的性能。针对片上网络(Network on Chip, NoC)中存在故障的核容错问题,提出了一种利用备用核的高能效片上网络容错体系结构。提出的策略包括使用启发式技术寻找最小的矩形区域来放置给定的应用程序,并在选定的区域内映射顶点,并选择一个整体性能最大化和通信能量最小的区域。备用核心放置在一个区域内并连接到顶点。许多应用程序核心图用于评估所建议的技术。多次故障注入测试的仿真结果表明,该技术在提高性能的同时节省了通信能量。