A CMOS digital-controlled oscillator for All-digital PLL frequency synthesizer

Liheng Lou, Bo Chen, Kai Tang, Yuanjin Zheng
{"title":"A CMOS digital-controlled oscillator for All-digital PLL frequency synthesizer","authors":"Liheng Lou, Bo Chen, Kai Tang, Yuanjin Zheng","doi":"10.1109/ISICIR.2016.7829720","DOIUrl":null,"url":null,"abstract":"A broadband CMOS digital-controlled oscillator (DCO) for All-digital PLL (ADPLL) frequency synthesizer was developed, which achieves wide tuning range and low phase noise. The DCO employs a LC Voltage-controlled oscillator (VCO) and a current-steering Digital-to-Analog Convertor (DAC). In order to lower the VCO phase noise while fulfill continuous tuning range of 2GHz, P-type AMOS varactors are used, which connect to LC tank through a MIM coupling capacitor. As a digital interface, the DAC adopts dynamic element matching (DEM) and high speed ΣΔ modulation for mitigating the current source mismatch and enhance the frequency resolution, respectively. This DCO is implemented in a 65 nm CMOS RF technology. The test results show that, consuming 19.8mW under a 1.2 V supply, the proposed DCO can be tuned from 13.69 GHz to 15.93 GHz and exhibits phase noise of −99dBc/Hz at 1 MHz offset from the 15 GHz carrier in the ADPLL frequency synthesizer. The core LC VCO figure-of-merit (FoM) of −169.6dBc/Hz and FoMT of −173.1dBc/Hz are achieved.","PeriodicalId":159343,"journal":{"name":"2016 International Symposium on Integrated Circuits (ISIC)","volume":"11 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 International Symposium on Integrated Circuits (ISIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISICIR.2016.7829720","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

A broadband CMOS digital-controlled oscillator (DCO) for All-digital PLL (ADPLL) frequency synthesizer was developed, which achieves wide tuning range and low phase noise. The DCO employs a LC Voltage-controlled oscillator (VCO) and a current-steering Digital-to-Analog Convertor (DAC). In order to lower the VCO phase noise while fulfill continuous tuning range of 2GHz, P-type AMOS varactors are used, which connect to LC tank through a MIM coupling capacitor. As a digital interface, the DAC adopts dynamic element matching (DEM) and high speed ΣΔ modulation for mitigating the current source mismatch and enhance the frequency resolution, respectively. This DCO is implemented in a 65 nm CMOS RF technology. The test results show that, consuming 19.8mW under a 1.2 V supply, the proposed DCO can be tuned from 13.69 GHz to 15.93 GHz and exhibits phase noise of −99dBc/Hz at 1 MHz offset from the 15 GHz carrier in the ADPLL frequency synthesizer. The core LC VCO figure-of-merit (FoM) of −169.6dBc/Hz and FoMT of −173.1dBc/Hz are achieved.
用于全数字锁相环频率合成器的CMOS数字控制振荡器
研制了一种用于全数字锁相环(ADPLL)频率合成器的宽带CMOS数字控制振荡器(DCO),实现了宽调谐范围和低相位噪声。DCO采用LC压控振荡器(VCO)和电流转向数模转换器(DAC)。为了在满足2GHz连续调谐范围的同时降低压控振荡器相位噪声,采用p型AMOS变容管,通过MIM耦合电容与LC槽连接。作为数字接口,DAC采用动态元件匹配(DEM)和高速ΣΔ调制,分别缓解了电流源失配和提高了频率分辨率。该DCO采用65nm CMOS射频技术实现。测试结果表明,在1.2 V电源下,该DCO功耗为19.8mW,可从13.69 GHz调谐到15.93 GHz,在与ADPLL频率合成器中的15 GHz载波偏移1 MHz时显示出−99dBc/Hz的相位噪声。实现了核心LC压控振荡器FoM为−169.6dBc/Hz, FoM为−173.1dBc/Hz。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信