{"title":"A CMOS digital-controlled oscillator for All-digital PLL frequency synthesizer","authors":"Liheng Lou, Bo Chen, Kai Tang, Yuanjin Zheng","doi":"10.1109/ISICIR.2016.7829720","DOIUrl":null,"url":null,"abstract":"A broadband CMOS digital-controlled oscillator (DCO) for All-digital PLL (ADPLL) frequency synthesizer was developed, which achieves wide tuning range and low phase noise. The DCO employs a LC Voltage-controlled oscillator (VCO) and a current-steering Digital-to-Analog Convertor (DAC). In order to lower the VCO phase noise while fulfill continuous tuning range of 2GHz, P-type AMOS varactors are used, which connect to LC tank through a MIM coupling capacitor. As a digital interface, the DAC adopts dynamic element matching (DEM) and high speed ΣΔ modulation for mitigating the current source mismatch and enhance the frequency resolution, respectively. This DCO is implemented in a 65 nm CMOS RF technology. The test results show that, consuming 19.8mW under a 1.2 V supply, the proposed DCO can be tuned from 13.69 GHz to 15.93 GHz and exhibits phase noise of −99dBc/Hz at 1 MHz offset from the 15 GHz carrier in the ADPLL frequency synthesizer. The core LC VCO figure-of-merit (FoM) of −169.6dBc/Hz and FoMT of −173.1dBc/Hz are achieved.","PeriodicalId":159343,"journal":{"name":"2016 International Symposium on Integrated Circuits (ISIC)","volume":"11 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 International Symposium on Integrated Circuits (ISIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISICIR.2016.7829720","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4
Abstract
A broadband CMOS digital-controlled oscillator (DCO) for All-digital PLL (ADPLL) frequency synthesizer was developed, which achieves wide tuning range and low phase noise. The DCO employs a LC Voltage-controlled oscillator (VCO) and a current-steering Digital-to-Analog Convertor (DAC). In order to lower the VCO phase noise while fulfill continuous tuning range of 2GHz, P-type AMOS varactors are used, which connect to LC tank through a MIM coupling capacitor. As a digital interface, the DAC adopts dynamic element matching (DEM) and high speed ΣΔ modulation for mitigating the current source mismatch and enhance the frequency resolution, respectively. This DCO is implemented in a 65 nm CMOS RF technology. The test results show that, consuming 19.8mW under a 1.2 V supply, the proposed DCO can be tuned from 13.69 GHz to 15.93 GHz and exhibits phase noise of −99dBc/Hz at 1 MHz offset from the 15 GHz carrier in the ADPLL frequency synthesizer. The core LC VCO figure-of-merit (FoM) of −169.6dBc/Hz and FoMT of −173.1dBc/Hz are achieved.