F. Matsumoto, Shota Matsuo, Syuzo Nishioka, H. Abe, T. Ohbuchi
{"title":"Study on offset reduction method for a fully differential filter employing symmetrical floating impedance scaling circuits","authors":"F. Matsumoto, Shota Matsuo, Syuzo Nishioka, H. Abe, T. Ohbuchi","doi":"10.1109/ISPACS.2016.7824727","DOIUrl":null,"url":null,"abstract":"In this paper, a method to reduce the offset voltage of a fully differential filter employing symmetry-type floating impedance scaling (SFIS) circuits with prevention of wasteful power consumption is proposed. The problem of the filter employing the conventional SFIS circuit and a common-mode rejection (CMR) circuit is that DC offset voltages are high. In order to reduce the offset voltages, much operating currents are necessary for high gain amplifier in the CMR circuit. The proposed solution is to reduce the offset voltage by unifying a common-mode feedback (CMFB) circuit and the SFIS circuit unlike an ordinary way that the CMFB is combined with an OTA or an OPamp. The validity of the proposed technique is examined by simulation. The offset voltage of the 1st-order fully differential active lowpass filter employing the proposed circuit is about 1.56mV. Comparing the current consumption of proposed and the conventional SFIS circuits, the proposed one is reduced by 35.5%.","PeriodicalId":131543,"journal":{"name":"2016 International Symposium on Intelligent Signal Processing and Communication Systems (ISPACS)","volume":"6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 International Symposium on Intelligent Signal Processing and Communication Systems (ISPACS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISPACS.2016.7824727","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
In this paper, a method to reduce the offset voltage of a fully differential filter employing symmetry-type floating impedance scaling (SFIS) circuits with prevention of wasteful power consumption is proposed. The problem of the filter employing the conventional SFIS circuit and a common-mode rejection (CMR) circuit is that DC offset voltages are high. In order to reduce the offset voltages, much operating currents are necessary for high gain amplifier in the CMR circuit. The proposed solution is to reduce the offset voltage by unifying a common-mode feedback (CMFB) circuit and the SFIS circuit unlike an ordinary way that the CMFB is combined with an OTA or an OPamp. The validity of the proposed technique is examined by simulation. The offset voltage of the 1st-order fully differential active lowpass filter employing the proposed circuit is about 1.56mV. Comparing the current consumption of proposed and the conventional SFIS circuits, the proposed one is reduced by 35.5%.