Design of a novel error detection and correction scheme for pipeline and other multi-stage ADCs with a mono comparator per stage pipeline like architecture
{"title":"Design of a novel error detection and correction scheme for pipeline and other multi-stage ADCs with a mono comparator per stage pipeline like architecture","authors":"Aritra Sinha, Rijhi Dey, S. Sen","doi":"10.1109/CIEC.2016.7513742","DOIUrl":null,"url":null,"abstract":"The paper describes a novel design that minimizes the effect of small offset errors in comparators of pipeline ADCs. This simple but effective error detection and correction scheme enables to eliminate the requirement of redundant comparators in the stages of a Pipeline ADC. A one bit per stage pipeline like architecture is also proposed. Implementing a single bit per stage design, using mono comparator per stage architecture leads to lower power consumption and eliminates the extra cost involved for redundant bits in a pipeline ADC. This error detection scheme is capable of minimizing error in Algorithmic, Successive Approximation or other multi stage or multi step ADCs. The proposed scheme was simulated as well as implemented in hardware using various discrete components and ICs. The developed error correction logic works properly for small comparator offset errors and exhibits fairly accurate results in simulation and as well as in hardware implementation. The designs, if fabricated in IC form, can be a low cost low power alternative to conventional pipeline architectures with a high resolution at a high speed with reasonably good accuracy, though requiring less area and consuming less power.","PeriodicalId":443343,"journal":{"name":"2016 2nd International Conference on Control, Instrumentation, Energy & Communication (CIEC)","volume":"33 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 2nd International Conference on Control, Instrumentation, Energy & Communication (CIEC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CIEC.2016.7513742","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
The paper describes a novel design that minimizes the effect of small offset errors in comparators of pipeline ADCs. This simple but effective error detection and correction scheme enables to eliminate the requirement of redundant comparators in the stages of a Pipeline ADC. A one bit per stage pipeline like architecture is also proposed. Implementing a single bit per stage design, using mono comparator per stage architecture leads to lower power consumption and eliminates the extra cost involved for redundant bits in a pipeline ADC. This error detection scheme is capable of minimizing error in Algorithmic, Successive Approximation or other multi stage or multi step ADCs. The proposed scheme was simulated as well as implemented in hardware using various discrete components and ICs. The developed error correction logic works properly for small comparator offset errors and exhibits fairly accurate results in simulation and as well as in hardware implementation. The designs, if fabricated in IC form, can be a low cost low power alternative to conventional pipeline architectures with a high resolution at a high speed with reasonably good accuracy, though requiring less area and consuming less power.