Y. Huang, L. Hsu, W. Chou, M. Hsieh, K. Shih, N. Tseng, R. B. Pittu, W. Wang, Y. Lee
{"title":"AC stress and standard cell aging characterization to enhance reliability coverage of logic circuits","authors":"Y. Huang, L. Hsu, W. Chou, M. Hsieh, K. Shih, N. Tseng, R. B. Pittu, W. Wang, Y. Lee","doi":"10.1109/IIRW.2016.7904889","DOIUrl":null,"url":null,"abstract":"One of the major purposes of characterizing discrete device reliability is to provide reasonable margin during design phase. Prevention is always better than a cure from risk control and cost management point of view. Over the last decade, foundry has been asked to provide aging aware IP and cell library to reduce customers' product development cycle. Though these libraries were well characterized but their aging behaviors were left to designers' own judgments. To integrate aging effect into static timing analysis (STA) either for synthesis or post-simulation, one needs a fairly accurate SPICE aging model which covers AC stress [1] and gate level (or standard cell level) timing shift. This demands Si-to-Simulation comparisons which will be addressed in this paper.","PeriodicalId":436183,"journal":{"name":"2016 IEEE International Integrated Reliability Workshop (IIRW)","volume":"10 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE International Integrated Reliability Workshop (IIRW)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IIRW.2016.7904889","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
One of the major purposes of characterizing discrete device reliability is to provide reasonable margin during design phase. Prevention is always better than a cure from risk control and cost management point of view. Over the last decade, foundry has been asked to provide aging aware IP and cell library to reduce customers' product development cycle. Though these libraries were well characterized but their aging behaviors were left to designers' own judgments. To integrate aging effect into static timing analysis (STA) either for synthesis or post-simulation, one needs a fairly accurate SPICE aging model which covers AC stress [1] and gate level (or standard cell level) timing shift. This demands Si-to-Simulation comparisons which will be addressed in this paper.