AC stress and standard cell aging characterization to enhance reliability coverage of logic circuits

Y. Huang, L. Hsu, W. Chou, M. Hsieh, K. Shih, N. Tseng, R. B. Pittu, W. Wang, Y. Lee
{"title":"AC stress and standard cell aging characterization to enhance reliability coverage of logic circuits","authors":"Y. Huang, L. Hsu, W. Chou, M. Hsieh, K. Shih, N. Tseng, R. B. Pittu, W. Wang, Y. Lee","doi":"10.1109/IIRW.2016.7904889","DOIUrl":null,"url":null,"abstract":"One of the major purposes of characterizing discrete device reliability is to provide reasonable margin during design phase. Prevention is always better than a cure from risk control and cost management point of view. Over the last decade, foundry has been asked to provide aging aware IP and cell library to reduce customers' product development cycle. Though these libraries were well characterized but their aging behaviors were left to designers' own judgments. To integrate aging effect into static timing analysis (STA) either for synthesis or post-simulation, one needs a fairly accurate SPICE aging model which covers AC stress [1] and gate level (or standard cell level) timing shift. This demands Si-to-Simulation comparisons which will be addressed in this paper.","PeriodicalId":436183,"journal":{"name":"2016 IEEE International Integrated Reliability Workshop (IIRW)","volume":"10 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE International Integrated Reliability Workshop (IIRW)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IIRW.2016.7904889","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

One of the major purposes of characterizing discrete device reliability is to provide reasonable margin during design phase. Prevention is always better than a cure from risk control and cost management point of view. Over the last decade, foundry has been asked to provide aging aware IP and cell library to reduce customers' product development cycle. Though these libraries were well characterized but their aging behaviors were left to designers' own judgments. To integrate aging effect into static timing analysis (STA) either for synthesis or post-simulation, one needs a fairly accurate SPICE aging model which covers AC stress [1] and gate level (or standard cell level) timing shift. This demands Si-to-Simulation comparisons which will be addressed in this paper.
交流应力和标准电池老化表征以提高逻辑电路的可靠性覆盖率
表征离散器件可靠性的主要目的之一是在设计阶段提供合理的余量。从风险控制和成本管理的角度看,防患于未然。在过去的十年中,晶圆代工一直被要求提供老化感知IP和单元库,以缩短客户的产品开发周期。虽然这些库被很好地描述了,但它们的老化行为留给了设计者自己的判断。为了将老化效应整合到静态时序分析(STA)中,无论是用于合成还是后仿真,都需要一个相当精确的SPICE老化模型,该模型涵盖交流应力[1]和栅极电平(或标准单元电平)时序位移。这需要在本文中讨论的Si-to-Simulation比较。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信