A digital CMOS imager with pixel level analog-to-digital converter and reconfigurable SRAM/counter

Yat-Fong Yung, A. Bermak
{"title":"A digital CMOS imager with pixel level analog-to-digital converter and reconfigurable SRAM/counter","authors":"Yat-Fong Yung, A. Bermak","doi":"10.1109/IWSOC.2004.1319845","DOIUrl":null,"url":null,"abstract":"In this paper a CMOS image sensor with on-pixel analog-to-digital converter based on PWM scheme is proposed. The digital pixel sensor includes a novel digital circuit which allows to configure the internal 8-bit memory as a 4-bit counter/memory, so as to reduce the data bit lines routed to each pixel form 8-bit to 4-bit. Hence the total parasitic capacitance as well as power consumption associated with the switching activities of the global data bus lines are reduced. Besides 8-bit precision, the imager can also be configured to 4-bit precision for low resolution frame rate and decreasing overall power consumption. A prototype chip was realized in Alcatel 0.35/spl mu/m CMOS technology. Each pixel occupies an area of 46/spl mu/m x 48/spl mu/m with a fill-factor of 14%.","PeriodicalId":306688,"journal":{"name":"4th IEEE International Workshop on System-on-Chip for Real-Time Applications","volume":"39 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-07-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"4th IEEE International Workshop on System-on-Chip for Real-Time Applications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IWSOC.2004.1319845","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

In this paper a CMOS image sensor with on-pixel analog-to-digital converter based on PWM scheme is proposed. The digital pixel sensor includes a novel digital circuit which allows to configure the internal 8-bit memory as a 4-bit counter/memory, so as to reduce the data bit lines routed to each pixel form 8-bit to 4-bit. Hence the total parasitic capacitance as well as power consumption associated with the switching activities of the global data bus lines are reduced. Besides 8-bit precision, the imager can also be configured to 4-bit precision for low resolution frame rate and decreasing overall power consumption. A prototype chip was realized in Alcatel 0.35/spl mu/m CMOS technology. Each pixel occupies an area of 46/spl mu/m x 48/spl mu/m with a fill-factor of 14%.
具有像素级模数转换器和可重构SRAM/计数器的数字CMOS成像仪
本文提出了一种基于PWM方案的带单像素模数转换器的CMOS图像传感器。数字像素传感器包括一种新颖的数字电路,该电路允许将内部8位存储器配置为4位计数器/存储器,从而将路由到每个像素的数据位线从8位减少到4位。因此,总寄生电容以及与全局数据总线的切换活动相关的功耗都减少了。除了8位精度外,成像仪还可以配置为4位精度,用于低分辨率帧率和降低整体功耗。原型芯片采用阿尔卡特0.35/spl μ m CMOS工艺实现。每个像素的面积为46/spl mu/m × 48/spl mu/m,填充系数为14%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信