Full Adder Circuit Based on Complementary Energy Path Adiabatic Logic using NAND Gates

Ankitha ., J. H
{"title":"Full Adder Circuit Based on Complementary Energy Path Adiabatic Logic using NAND Gates","authors":"Ankitha ., J. H","doi":"10.48001/jocevd.2023.111-5","DOIUrl":null,"url":null,"abstract":"A prospective substitute for conventional CMOS is adiabatic logic, which can be used to build low-power electronics. By ensuring a constant low drop in energy over electrically conductive objects, adiabatic logic architectures reduce energy loss. While all families of adiabatic logic rely on an intermittent ramp voltage source, standard logic in CMOS charges the load capacitance using a constant voltage source. Based on a 1-bit complete adder circuit complementarity in energy paths and adiabatic reasoning was designed virtually and tested experimentally. The suggested cadence in 180nm technology has been simulated investigated, and it has been performing contrasted with that of the traditional whole CMOS circuit. When compared to the conventional The CEPAL-based complete adder circuit, which is based on CMOS technology, displays at a frequency of 100MHz and an operating voltage of 1.8V, there is a 70% energy reduction.","PeriodicalId":245255,"journal":{"name":"Journal of Communication Engineering and VLSI Design","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Journal of Communication Engineering and VLSI Design","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.48001/jocevd.2023.111-5","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

A prospective substitute for conventional CMOS is adiabatic logic, which can be used to build low-power electronics. By ensuring a constant low drop in energy over electrically conductive objects, adiabatic logic architectures reduce energy loss. While all families of adiabatic logic rely on an intermittent ramp voltage source, standard logic in CMOS charges the load capacitance using a constant voltage source. Based on a 1-bit complete adder circuit complementarity in energy paths and adiabatic reasoning was designed virtually and tested experimentally. The suggested cadence in 180nm technology has been simulated investigated, and it has been performing contrasted with that of the traditional whole CMOS circuit. When compared to the conventional The CEPAL-based complete adder circuit, which is based on CMOS technology, displays at a frequency of 100MHz and an operating voltage of 1.8V, there is a 70% energy reduction.
基于互补能量路径绝热逻辑的全加法器电路
传统CMOS的潜在替代品是绝热逻辑,可用于制造低功耗电子器件。通过确保导电物体上的能量持续下降,绝热逻辑架构减少了能量损失。虽然所有系列的绝热逻辑都依赖于间歇斜坡电压源,但CMOS中的标准逻辑使用恒压源对负载电容充电。基于1位完全加法器电路设计了能量路径互补和绝热推理的虚拟电路,并进行了实验验证。对建议的180nm工艺节奏进行了仿真研究,并与传统的整片CMOS电路进行了对比。与传统的基于CMOS技术的基于cepal的完整加法器电路相比,其显示频率为100MHz,工作电压为1.8V,能耗降低了70%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信