Characterization and model development of CMOS floating gate defect (FGD)

W. Y. Chiew, A. bin A'ain
{"title":"Characterization and model development of CMOS floating gate defect (FGD)","authors":"W. Y. Chiew, A. bin A'ain","doi":"10.1109/APACE.2007.4603982","DOIUrl":null,"url":null,"abstract":"In this paper, a structured development of model and testing strategies for floating gate defect (FGD) are described. It is shown that by using proposed testing strategies, it is possible to reduce defect escapee and easier for defect model migration to different processes. The scopes of work discussed in this paper are focused on characterisation, model development and the detectability of the FGD which usually requires careful and accurate knowledge of the process parameters, including parasitic components of the circuit. The detectability of FGD in scaled down technologies and process variation is examined as well. Simulation results proved that the new developed model is simple yet reliable in FGD detection.","PeriodicalId":356424,"journal":{"name":"2007 Asia-Pacific Conference on Applied Electromagnetics","volume":"2 2","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 Asia-Pacific Conference on Applied Electromagnetics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APACE.2007.4603982","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

In this paper, a structured development of model and testing strategies for floating gate defect (FGD) are described. It is shown that by using proposed testing strategies, it is possible to reduce defect escapee and easier for defect model migration to different processes. The scopes of work discussed in this paper are focused on characterisation, model development and the detectability of the FGD which usually requires careful and accurate knowledge of the process parameters, including parasitic components of the circuit. The detectability of FGD in scaled down technologies and process variation is examined as well. Simulation results proved that the new developed model is simple yet reliable in FGD detection.
CMOS浮栅缺陷(FGD)表征及模型开发
本文介绍了浮栅缺陷(FGD)模型的结构化发展和测试策略。结果表明,通过使用所提出的测试策略,可以减少缺陷逃逸,并且更容易将缺陷模型迁移到不同的过程中。本文讨论的工作范围集中在表征、模型开发和FGD的可探测性上,这通常需要对过程参数(包括电路的寄生组件)进行仔细和准确的了解。研究了按比例缩小工艺和工艺变化时烟气脱硫的可探测性。仿真结果表明,该模型在烟气脱硫检测中简单可靠。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信