A low-power SerDes for high-speed on-chip networks

Dongjun Park, Junsub Yoon, Jongsun Kim
{"title":"A low-power SerDes for high-speed on-chip networks","authors":"Dongjun Park, Junsub Yoon, Jongsun Kim","doi":"10.1109/ISOCC.2017.8368879","DOIUrl":null,"url":null,"abstract":"This paper presents a 32:1 muxing and 1:32 demuxing serializer/deserializer (SerDes) for low-power on-chip networks. The proposed deserializer employs a digital clock and data recovery (CDR) and uses a multiplying delay-locked loop (MDLL) based frequency multiplier to provide a reference clock for the CDR. The proposed SerDes and MDLL, implemented in a 65 nm CMOS process, achieves a measured data rate of 3.52 Gbps while performing 32:1 parallel-to-serial multiplexing and 1:32 serial-to-parallel de-multiplexing conversion. It occupies an active area of 0.19 mm2 and consumes 14 mW of power.","PeriodicalId":248826,"journal":{"name":"2017 International SoC Design Conference (ISOCC)","volume":"5 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 International SoC Design Conference (ISOCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISOCC.2017.8368879","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

This paper presents a 32:1 muxing and 1:32 demuxing serializer/deserializer (SerDes) for low-power on-chip networks. The proposed deserializer employs a digital clock and data recovery (CDR) and uses a multiplying delay-locked loop (MDLL) based frequency multiplier to provide a reference clock for the CDR. The proposed SerDes and MDLL, implemented in a 65 nm CMOS process, achieves a measured data rate of 3.52 Gbps while performing 32:1 parallel-to-serial multiplexing and 1:32 serial-to-parallel de-multiplexing conversion. It occupies an active area of 0.19 mm2 and consumes 14 mW of power.
用于高速片上网络的低功耗服务器
本文提出了一种用于低功耗片上网络的32:1复用和1:32解复用串行/反序列化器(SerDes)。提出的反序列化器采用数字时钟和数据恢复(CDR),并使用基于乘法延迟锁定环(MDLL)的倍频器为CDR提供参考时钟。所提出的SerDes和MDLL采用65nm CMOS工艺实现,可实现3.52 Gbps的测量数据速率,同时执行32:1并行-串行多路复用和1:32串行-并行解复用转换。它占据0.19平方毫米的有效面积,消耗14兆瓦的功率。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信