Design theory and fabrication process integration of 32nm node Si, Ge and Si1-xGex vertical dual carrier field effect transistor SOC for switching and communication applications

C. Huang, Y.H. Yang, D. Huang, Y.Z. Xu, Y.F. Zhao, D. Bai, J. Xu, D.G. Liu, G.H. Li, R. Yang, P. Xu
{"title":"Design theory and fabrication process integration of 32nm node Si, Ge and Si1-xGex vertical dual carrier field effect transistor SOC for switching and communication applications","authors":"C. Huang, Y.H. Yang, D. Huang, Y.Z. Xu, Y.F. Zhao, D. Bai, J. Xu, D.G. Liu, G.H. Li, R. Yang, P. Xu","doi":"10.1109/ICASIC.2007.4415595","DOIUrl":null,"url":null,"abstract":"With the announcement of Intel and IBM to provide 45 nm CPUs, the semiconductor industry has been engaged in the research and development work of 32 nm node CMOS technology. In this paper, we present our development work on the design theory and fabrication process integration of 32 nm node Ge, Si and Si<sub>1-x</sub>Ge<sub>x</sub> \"vertical dual carrier field effect transistor\" (VDCFET) ASIC for switching and small signal communication applications. The effective channel length of our 32 nm node Ge, Si and Si<sub>1-x</sub>Ge<sub>x</sub> switching VDCFET have been reduced to 9 nm. The effective channel length of our 32 nm node Ge, Si and Si<sub>1-x</sub>Ge<sub>x</sub> communication small signal VDCFET has been reduced to 5 nm. The merits of these Ge, Si and Si<sub>1-x</sub>Ge<sub>x</sub> 32 nm node VDCFET shall be compared.","PeriodicalId":120984,"journal":{"name":"2007 7th International Conference on ASIC","volume":"40 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 7th International Conference on ASIC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICASIC.2007.4415595","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

With the announcement of Intel and IBM to provide 45 nm CPUs, the semiconductor industry has been engaged in the research and development work of 32 nm node CMOS technology. In this paper, we present our development work on the design theory and fabrication process integration of 32 nm node Ge, Si and Si1-xGex "vertical dual carrier field effect transistor" (VDCFET) ASIC for switching and small signal communication applications. The effective channel length of our 32 nm node Ge, Si and Si1-xGex switching VDCFET have been reduced to 9 nm. The effective channel length of our 32 nm node Ge, Si and Si1-xGex communication small signal VDCFET has been reduced to 5 nm. The merits of these Ge, Si and Si1-xGex 32 nm node VDCFET shall be compared.
32纳米节点Si, Ge和Si1-xGex垂直双载流子场效应晶体管SOC的设计理论和制造工艺集成
随着英特尔和IBM宣布提供45纳米cpu,半导体行业已经开始从事32纳米节点CMOS技术的研发工作。本文介绍了用于开关和小信号通信应用的32 nm节点Ge, Si和Si1-xGex“垂直双载流子场效应晶体管”(VDCFET) ASIC的设计理论和制造工艺集成的开发工作。我们的32 nm节点Ge、Si和Si1-xGex开关VDCFET的有效通道长度已经减少到9 nm。我们的32 nm节点Ge、Si和Si1-xGex通信小信号VDCFET的有效通道长度已经减少到5 nm。比较这些Ge、Si和Si1-xGex 32nm节点VDCFET的优点。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信