{"title":"Session EP1: Power Management and Optimization Challenges for Sub 90nm CMOS Designs- What is the Real Cost of Long Battery Life?","authors":"M. Santarini, P. Chatterjee","doi":"10.1109/ISQED.2006.114","DOIUrl":null,"url":null,"abstract":"The recent migration to DSM process geometries and very large gate counts, has created a need for low power design and multi-voltage designs as standard rather than the exception. The variety of power optimization and power planning tools has resulted in ad-hock modification to existing design flows to accommodate the new requirements. This has given rise to wide variation in the QOR of the silicon that incorporates these design features. The panel will review and discuss places in the design flow where power planning and optimization are beneficial to improving QOR and also some of the analysis and signoff limitations to the automation that is available and directed at this task.","PeriodicalId":302936,"journal":{"name":"IEEE International Symposium on Quality Electronic Design","volume":"29 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-03-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE International Symposium on Quality Electronic Design","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISQED.2006.114","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
The recent migration to DSM process geometries and very large gate counts, has created a need for low power design and multi-voltage designs as standard rather than the exception. The variety of power optimization and power planning tools has resulted in ad-hock modification to existing design flows to accommodate the new requirements. This has given rise to wide variation in the QOR of the silicon that incorporates these design features. The panel will review and discuss places in the design flow where power planning and optimization are beneficial to improving QOR and also some of the analysis and signoff limitations to the automation that is available and directed at this task.