Dynamic Partial Reconfiguration in FPGAs for DSP Applications

C. V. Borkute, A. Deshmukh, Chetna N. Kharkar
{"title":"Dynamic Partial Reconfiguration in FPGAs for DSP Applications","authors":"C. V. Borkute, A. Deshmukh, Chetna N. Kharkar","doi":"10.1109/ICETET.2011.70","DOIUrl":null,"url":null,"abstract":"DSP Application needs to speed-up in computation time can be achieved by assigning complex computation intensive tasks to hardware and by exploiting the parallelism in algorithms.These applications need high performance as well as cost efficient design. Reconfigurable systems offer us a potential for computation acceleration due to its software-like programmable nature of the parallel processing units. Run-time configuration explores a novel research area for reconfigurable hardware to further speedup the processing speed by eliminating the configuration overhead with the overlapping of execution time. Dynamic partial reconfigurable FPGAs offer new design space with a variety of benefits: reduce the configuration time and save memory as the partial reconfiguration files (bitstreams) are smaller than full ones. This paper introduces a simple reconfigurable system and focuses on the newest dynamic partial reconfiguration design flow.","PeriodicalId":443239,"journal":{"name":"2011 Fourth International Conference on Emerging Trends in Engineering & Technology","volume":"23 9 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-11-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 Fourth International Conference on Emerging Trends in Engineering & Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICETET.2011.70","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

DSP Application needs to speed-up in computation time can be achieved by assigning complex computation intensive tasks to hardware and by exploiting the parallelism in algorithms.These applications need high performance as well as cost efficient design. Reconfigurable systems offer us a potential for computation acceleration due to its software-like programmable nature of the parallel processing units. Run-time configuration explores a novel research area for reconfigurable hardware to further speedup the processing speed by eliminating the configuration overhead with the overlapping of execution time. Dynamic partial reconfigurable FPGAs offer new design space with a variety of benefits: reduce the configuration time and save memory as the partial reconfiguration files (bitstreams) are smaller than full ones. This paper introduces a simple reconfigurable system and focuses on the newest dynamic partial reconfiguration design flow.
用于DSP应用的fpga动态部分重构
通过将复杂的计算密集型任务分配给硬件和利用算法的并行性,可以实现DSP应用对计算时间的加速需求。这些应用需要高性能和低成本的设计。由于并行处理单元具有类似软件的可编程特性,可重构系统为我们提供了计算加速的潜力。运行时配置为可重构硬件探索了一个新的研究领域,通过消除执行时间重叠带来的配置开销来进一步提高处理速度。动态部分可重构fpga提供了新的设计空间和各种好处:减少配置时间和节省内存,因为部分可重构文件(位流)比完整的小。本文介绍了一个简单的可重构系统,重点介绍了最新的动态部分可重构设计流程。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信