Low-voltage low-power CMOS design

B. Dokic, T. Pesic-Brdanin, D. Čavka
{"title":"Low-voltage low-power CMOS design","authors":"B. Dokic, T. Pesic-Brdanin, D. Čavka","doi":"10.1109/INDEL.2016.7797813","DOIUrl":null,"url":null,"abstract":"Minimal power dissipation is one of the main characteristics of portable devices, smart sensor networks and nodes, medical equipments, etc. The best choice is the sub threshold CMOS regime, where supply voltage is lower than threshold voltage of MOS transistor. In this paper it is shown that in sub threshold CMOS regime, dissipation is influenced by transistor threshold voltage, beside supply voltage and CMOS technology parameters. It is shown that by decreasing threshold voltage the total dissipation increases. An energy efficient design means multiple-threshold CMOS. The analytic model of CMOS inverter dissipation is confirmed with simulations of 1-bit adder in P Spice, with implementation of 90 nm CMOS technology parameters.","PeriodicalId":273613,"journal":{"name":"2016 International Symposium on Industrial Electronics (INDEL)","volume":"37 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 International Symposium on Industrial Electronics (INDEL)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/INDEL.2016.7797813","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Minimal power dissipation is one of the main characteristics of portable devices, smart sensor networks and nodes, medical equipments, etc. The best choice is the sub threshold CMOS regime, where supply voltage is lower than threshold voltage of MOS transistor. In this paper it is shown that in sub threshold CMOS regime, dissipation is influenced by transistor threshold voltage, beside supply voltage and CMOS technology parameters. It is shown that by decreasing threshold voltage the total dissipation increases. An energy efficient design means multiple-threshold CMOS. The analytic model of CMOS inverter dissipation is confirmed with simulations of 1-bit adder in P Spice, with implementation of 90 nm CMOS technology parameters.
低电压低功耗CMOS设计
最小功耗是便携式设备、智能传感器网络和节点、医疗设备等的主要特征之一。最佳的选择是亚阈值CMOS模式,即电源电压低于MOS晶体管的阈值电压。本文表明,在亚阈值CMOS状态下,耗散受晶体管阈值电压、电源电压和CMOS工艺参数的影响。结果表明,随着阈值电压的降低,总耗散增大。节能设计意味着多阈值CMOS。通过P Spice中1位加法器的仿真验证了CMOS逆变器耗散的解析模型,并实现了90 nm CMOS工艺参数。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信