Fangrui Wu, Lin-an Yang, Runling Li, Chiung-Han Ye, Haiqiong Zhang, I.H.W. Hsu, T. Brożek, Bo Yu
{"title":"Accelerating FinFET MOL Process Development Using Design for Inspection Methodology","authors":"Fangrui Wu, Lin-an Yang, Runling Li, Chiung-Han Ye, Haiqiong Zhang, I.H.W. Hsu, T. Brożek, Bo Yu","doi":"10.1109/asmc54647.2022.9792513","DOIUrl":null,"url":null,"abstract":"This paper demonstrates application of the voltage contrast-based Design for InspectionTM (DFI) methodology to accelerate development of a logic FinFET technology. Two features of DFI make it extremely effective – in-line detection of electrically active defects, including systematic marginalities, and an ultra-dense design of test structures for process window metrology. This work focuses on 14nm FinFET process development and shows specific use cases for DFI to speed up the development cycle. DFI test structures are designed for middle of line (MOL) critical fail mode detection and process window characterization and they are tested at the contact (M0) layer with a high speed electron beam tool. Two systematic fail mode examples, related to Active and Gate Contacts, are discussed, with the data collected on a large number of wafers during technology development.","PeriodicalId":436890,"journal":{"name":"2022 33rd Annual SEMI Advanced Semiconductor Manufacturing Conference (ASMC)","volume":"5 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-05-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 33rd Annual SEMI Advanced Semiconductor Manufacturing Conference (ASMC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/asmc54647.2022.9792513","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
This paper demonstrates application of the voltage contrast-based Design for InspectionTM (DFI) methodology to accelerate development of a logic FinFET technology. Two features of DFI make it extremely effective – in-line detection of electrically active defects, including systematic marginalities, and an ultra-dense design of test structures for process window metrology. This work focuses on 14nm FinFET process development and shows specific use cases for DFI to speed up the development cycle. DFI test structures are designed for middle of line (MOL) critical fail mode detection and process window characterization and they are tested at the contact (M0) layer with a high speed electron beam tool. Two systematic fail mode examples, related to Active and Gate Contacts, are discussed, with the data collected on a large number of wafers during technology development.