Accelerating FinFET MOL Process Development Using Design for Inspection Methodology

Fangrui Wu, Lin-an Yang, Runling Li, Chiung-Han Ye, Haiqiong Zhang, I.H.W. Hsu, T. Brożek, Bo Yu
{"title":"Accelerating FinFET MOL Process Development Using Design for Inspection Methodology","authors":"Fangrui Wu, Lin-an Yang, Runling Li, Chiung-Han Ye, Haiqiong Zhang, I.H.W. Hsu, T. Brożek, Bo Yu","doi":"10.1109/asmc54647.2022.9792513","DOIUrl":null,"url":null,"abstract":"This paper demonstrates application of the voltage contrast-based Design for InspectionTM (DFI) methodology to accelerate development of a logic FinFET technology. Two features of DFI make it extremely effective – in-line detection of electrically active defects, including systematic marginalities, and an ultra-dense design of test structures for process window metrology. This work focuses on 14nm FinFET process development and shows specific use cases for DFI to speed up the development cycle. DFI test structures are designed for middle of line (MOL) critical fail mode detection and process window characterization and they are tested at the contact (M0) layer with a high speed electron beam tool. Two systematic fail mode examples, related to Active and Gate Contacts, are discussed, with the data collected on a large number of wafers during technology development.","PeriodicalId":436890,"journal":{"name":"2022 33rd Annual SEMI Advanced Semiconductor Manufacturing Conference (ASMC)","volume":"5 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-05-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 33rd Annual SEMI Advanced Semiconductor Manufacturing Conference (ASMC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/asmc54647.2022.9792513","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

This paper demonstrates application of the voltage contrast-based Design for InspectionTM (DFI) methodology to accelerate development of a logic FinFET technology. Two features of DFI make it extremely effective – in-line detection of electrically active defects, including systematic marginalities, and an ultra-dense design of test structures for process window metrology. This work focuses on 14nm FinFET process development and shows specific use cases for DFI to speed up the development cycle. DFI test structures are designed for middle of line (MOL) critical fail mode detection and process window characterization and they are tested at the contact (M0) layer with a high speed electron beam tool. Two systematic fail mode examples, related to Active and Gate Contacts, are discussed, with the data collected on a large number of wafers during technology development.
利用设计检测方法加速FinFET MOL工艺开发
本文演示了基于电压对比的检测设计(DFI)方法的应用,以加速逻辑FinFET技术的发展。DFI的两个特点使其非常有效-在线检测电活性缺陷,包括系统的边缘,以及超密集的测试结构设计,用于过程窗口计量。这项工作的重点是14nm FinFET工艺的开发,并展示了DFI加快开发周期的具体用例。设计了用于中线(MOL)临界失效模式检测和工艺窗口表征的DFI测试结构,并在接触(M0)层使用高速电子束工具进行了测试。本文结合技术开发过程中在大量晶圆上收集的数据,讨论了与有源触点和栅极触点有关的两个系统失效模式实例。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信