{"title":"Design and performance analysis for the reversible realization of adder/subtractor circuit","authors":"Vandana Shukla, O. Singh, G. Mishra, R. K. Tiwari","doi":"10.1109/ICETCCT.2017.8280324","DOIUrl":null,"url":null,"abstract":"Digital circuits have been basically applied to every field of life. Low power efficient systems are the need of this era. Reversible logic approach is the basic outcome of this necessity. Reversible technology is widely applicable in the field of nanotechnology, low power CM0S design, optical computing etc. Reversible approach basically aims to redesign any digital circuit with reversible design units. Here, we propose an efficient approach to design N-bit Adder/subtractor using reversible approach. Based on proposed N-bit Adder/Subtractor design we have also compared 4-bit, 8-bit and 16-bit circuits with the existing designs. Proposed designs are simulated and synthesized with Xilinx Spartan 3E for Device XC3S500E at 200 MHz frequency.","PeriodicalId":436902,"journal":{"name":"2017 International Conference on Emerging Trends in Computing and Communication Technologies (ICETCCT)","volume":"13 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 International Conference on Emerging Trends in Computing and Communication Technologies (ICETCCT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICETCCT.2017.8280324","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3
Abstract
Digital circuits have been basically applied to every field of life. Low power efficient systems are the need of this era. Reversible logic approach is the basic outcome of this necessity. Reversible technology is widely applicable in the field of nanotechnology, low power CM0S design, optical computing etc. Reversible approach basically aims to redesign any digital circuit with reversible design units. Here, we propose an efficient approach to design N-bit Adder/subtractor using reversible approach. Based on proposed N-bit Adder/Subtractor design we have also compared 4-bit, 8-bit and 16-bit circuits with the existing designs. Proposed designs are simulated and synthesized with Xilinx Spartan 3E for Device XC3S500E at 200 MHz frequency.